

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

#### GENERAL DESCRIPTION



The ICS840021 is a Gigabit Ethernet Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from ICS. The ICS840021 uses a 25MHz crystal to synthesize 125MHz. The ICS840021 has excellent phase jitter

performance, over the 1.875 MHz - 20 MHz integration range. The ICS840021 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

#### **F**EATURES

- 1 LVCMOS/LVTTL output, 7Ω output impedence
- Crystal oscillator interface designed for 25MHz, 18pF parallel resonant crystal
- Output frequency: 125MHz
- VCO range: 560MHz to 680MHz
- RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.34ps (typical)
- RMS phase noise at 125MHz (typical)

#### Phase noise:

| Offset | Noise Power  |
|--------|--------------|
| 100Hz  | 96.9 dBc/Hz  |
| 1KHz   | 122.2 dBc/Hz |
| 10KHz  | 131.1 dBc/Hz |
| 100KHz | 129.5 dBc/Hz |

- 3.3V operating supply
- 0°C to 70°C ambient operating temperature
- Industrial temperature information available upon request

#### **BLOCK DIAGRAM**



#### PIN ASSIGNMENT



#### ICS840021

**8-Lead TSSOP**4.40mm x 3.0mm x 0.925mm package body **G Package**Top View

# ICS840021 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

TABLE 1. PIN DESCRIPTIONS

| Number | Name                         | Туре   |        | Description                                                                                                          |
|--------|------------------------------|--------|--------|----------------------------------------------------------------------------------------------------------------------|
| 1      | $V_{\scriptscriptstyle DDA}$ | Power  |        | Analog supply pin.                                                                                                   |
| 2      | OE                           | Input  | Pullup | Output enable pin. When HIGH, Q0 output is enabled. When LOW, forces Q0 to HiZ state. LVCMOS/LVTTL interface levels. |
| 3, 4   | XTAL_OUT,<br>XTAL_IN         | Input  |        | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.                                          |
| 5      | nc                           | Unused |        | No connect.                                                                                                          |
| 6      | GND                          | Power  |        | Power supply ground.                                                                                                 |
| 7      | Q0                           | Output |        | Single-ended clock output. LVCMOS/LVTTL interface levels. $7\Omega$ output impedence.                                |
| 8      | $V_{_{\mathrm{DD}}}$         | Power  |        | Core supply pin.                                                                                                     |

NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol              | Parameter                     | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------|-------------------------------|----------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>     | Input Capacitance             |                            |         | 4       |         | pF    |
| C <sub>PD</sub>     | Power Dissipation Capacitance | $V_{DD}, V_{DDA} = 3.465V$ |         | 24      |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor         |                            |         | 51      |         | ΚΩ    |
| R <sub>OUT</sub>    | Output Impedance              |                            | 5       | 7       | 12      | Ω     |

Table 3. Control Function Table

| Control Inputs | Output |
|----------------|--------|
| OE             | Q0     |
| 0              | Hi-Z   |
| 1              | Active |

## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_{I}$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{O}$  -0.5V to  $V_{DD}$  + 0.5V

Package Thermal Impedance, θ<sub>14</sub> 101.7°C/W (0 mps)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 75      | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |         |         | 15      | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter           |          | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|----------|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |          |                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |          |                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current  | OE       | $V_{DD} = V_{IN} = 3.465V$     |         |         | 5                     | μA    |
| I               | Input Low Current   | OE       | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150    |         |                       | μA    |
| V <sub>OH</sub> | Output High Voltage | ; NOTE 1 |                                | 2.6     |         |                       | V     |
| V <sub>OL</sub> | Output Low Voltage; | NOTE 1   |                                |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DD}/2$ . See Parameter Measurement Information Section, "3.3V Output Load Test Circuit".

#### TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical   | Maximum | Units |
|------------------------------------|-----------------|---------|-----------|---------|-------|
| Mode of Oscillation                |                 | F       | undamenta | I       |       |
| Frequency                          |                 |         | 25        |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |           | 50      | Ω     |
| Shunt Capacitance                  |                 |         |           | 7       | pF    |

Table 6. AC Characteristics,  $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                            | Test Conditions                       | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------------|---------------------------------------|---------|---------|---------|-------|
| f <sub>out</sub> | Output Frequency                     |                                       |         | 125     |         | MHz   |
| tjit(Ø)          | RMS Phase Jitter<br>(Random); NOTE 1 | Intergration Range: 1.875MHz to 20MHz |         | 0.34    |         | ps    |
| $t_R/t_F$        | Output Rise/Fall Time                | 20% to 80%                            | 250     |         | 550     | ps    |
| odc              | Output Duty Cycle                    |                                       | 48      |         | 52      | %     |

NOTE 1: Please refer to the Phase Noise Plot.

## LVCMOS/LVTTL CLOCK GENERATOR

#### Typical Phase Noise at 125MHz



OFFSET FREQUENCY (Hz)

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

### PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT

RMS PHASE JITTER





#### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD

#### **OUTPUT RISE/FALL TIME**

## LVCMOS/LVTTL CLOCK GENERATOR

#### **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS840021 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\text{DD}}$  and  $V_{\text{DDA}}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$ bypass capacitor should be connected to each  $V_{\text{DDA}}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

#### CRYSTAL INPUT INTERFACE

The ICS840021 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 below were determined using a 25MHz, 18pF parallel

resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

#### **APPLICATION SCHEMATIC**

Figure 3A shows a schematic example of the ICS840021. An example of LVCMOS termination is shown in this schematic. Additional LVCMOS termination approaches are shown in the LVCMOS Termination Application Note. In this example, an 18pF parallel resonant 25MHz crystal is used for generating 125MHz

output frequency. The C1 = 27pF and C2 = 33pF are recommended for frequency accuracy. For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy.



FIGURE 3A. ICS840021 SCHEMATIC EXAMPLE

#### PC BOARD LAYOUT EXAMPLE

Figure 3B shows an example of ICS840021 P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed

in the *Table 7*. There should be at least one decoupling capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane.



FIGURE 3B. ICS840021 PC BOARD LAYOUT EXAMPLE

TABLE 7. FOOTPRINT TABLE

| Reference | Size |
|-----------|------|
| C1, C2    | 0402 |
| C3        | 0805 |
| C4, C5    | 0603 |
| R2, R3    | 0603 |

NOTE: Table 6, lists component sizes shown in this layout example.

FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

### RELIABILITY INFORMATION

Table 8.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ 

 $\theta_{JA}$  by Velocity (Meters per Second)

2.5

Multi-Layer PCB, JEDEC Standard Test Boards 90.5°C/W 101.7°C/W 89.8°C/W

TRANSISTOR COUNT

The transistor count for ICS840021 is: 1961

#### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| SYMBOL  | Millin  | neters  |
|---------|---------|---------|
| STWIBOL | Minimum | Maximum |
| N       | 8       | 8       |
| А       |         | 1.20    |
| A1      | 0.05    | 0.15    |
| A2      | 0.80    | 1.05    |
| b       | 0.19    | 0.30    |
| С       | 0.09    | 0.20    |
| D       | 2.90    | 3.10    |
| E       | 6.40 E  | BASIC   |
| E1      | 4.30    | 4.50    |
| е       | 0.65 E  | BASIC   |
| L       | 0.45    | 0.75    |
| α       | 0°      | 8°      |
| aaa     |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153



## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking | Package                       | Count        | Temperature |
|-------------------|---------|-------------------------------|--------------|-------------|
| ICS840021AG       | 021AG   | 8 lead TSSOP                  | 100 per tube | 0°C to 70°C |
| ICS840021AGT      | 021AG   | 8 lead TSSOP on Tape and Reel | 2500         | 0°C to 70°C |

The aforementioned trademarks, HiPerClockS™ and FemtoClocks™ are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.



# ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR

|     | REVISION HISTORY SHEET |        |                                                                                                       |          |  |  |
|-----|------------------------|--------|-------------------------------------------------------------------------------------------------------|----------|--|--|
| Rev | Table                  | Page   | Description of Change                                                                                 | Date     |  |  |
| Α   | T10                    | 10     | Ordering Information Table - correct count from 154 to 100.                                           | 10/14/04 |  |  |
| Α   | Т8                     | 3<br>8 | Absolute Maximum Ratings - corrected Package Thermal Impedance air flow. Corrected air flow in table. | 11/30/04 |  |  |
|     |                        |        |                                                                                                       |          |  |  |