



# FMS72509 Phase Locked Loop Clock Driver

### Features

- PC-133 Spread Spectrum Compliant
- Frequency Range of 25 to 140 MHz
- V<sub>DD</sub> Range of 3.0 to 3.6 Volts
- Up to 11 outputs
- Less than 100 pS of Output to Output Skew
- Less than 90 pS of Cycle to Cycle Jitter
- Output Enable pin
- Integrated Damping Resistor
- Commercial Temperature Range
- Available in 24 pin TSSOP

### OE1 FBOUT ► Q0 ▶ Q1 ► Q2 ► Q3 FBIN Control PLL ► Q4 Logic CLKIN ► Q5 ▶ Q6 ▶ Q7 ► Q8 ▶ Q9 OE2

## Block Diagram

## Description

FMS72509 is a zero delay clock buffer designed for high fan out applications. It contains 10 outputs. It provides precise phase and frequency alignment between incoming clock and the output clocks. This makes it ideal for high speed application in the range of 25 to 140 MHz. The Phase Locked Loop is capable of tracking incoming clock modulation of up to  $\pm 1\%$  of the clock period. With the exception of FBOUT, the output Enable (OE) pin, when pulled low, will force the outputs to logic low.

### **Pin Assignments**



## **Pin Description**

| Pin Name         | Pin #         | Pin Type | Pin Function Description                                                                                                                 |
|------------------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| GND              | 6, 7, 18, 19  | PWR      | <b>Ground Connection:</b> Connect all ground pins to the common system ground plane.                                                     |
| AGND             | 1             | PWR      | Analog Ground Connection: Connect to common system ground plane.                                                                         |
| V <sub>DD</sub>  | 2, 10, 15, 22 | PWR      | Power Connection: Power supply for all the outputs.                                                                                      |
| AV <sub>DD</sub> | 23            | PWR      | <b>Power Connection:</b> Power supply for the PLL. In addition, it can be used to bypass the PLL.                                        |
| Q(0:4)           | 3, 4, 5, 8, 9 | OUT      | Clock outputs: Clock outputs 0:4 are buffer clocks of input.                                                                             |
| OE1              | 11            | IN       | <b>Outputs Enable 1:</b> When low, outputs, with the exception of FBOUT, Q0 to Q4 are to logic low. Normal operation when asserted high. |
| FBOUT            | 12            | OUT      | Feedback Clock Output: Dedicated pin for FB pin. It is not effected by OE pin.                                                           |
| FBIN             | 13            | IN       | Feedback Clock Input: PLL feedback input. The user connects it to FBOUT.                                                                 |
| OE2              | 14            | IN       | <b>Outputs Enable 2:</b> When low, outputs 5:8 are logic low. Normal operation when asserted high. This function is only for FMS72509.   |
| V <sub>DD</sub>  | 15            | PWR      | Power Connection: Power supply for PLL. Connect to 3.3V.                                                                                 |
| Q(5:8)           | 16,17, 20, 21 | OUT      | Clock outputs: Outputs are buffer clocks of input.                                                                                       |
| CLKIN            | 24            | IN       | Input Clock: Input clock to the PLL.                                                                                                     |

## Functionality Table

| AVDD | OE1 | OE2 | PLL     | Q(0:4)           | Q(5:8)           | FBOUT            |
|------|-----|-----|---------|------------------|------------------|------------------|
| L    | L   | L   | BYPASS  | L                | L                | X <sup>(1)</sup> |
| L    | L   | Н   | BYPASS  | L                | X <sup>(1)</sup> | X <sup>(1)</sup> |
| L    | Н   | L   | BYPASS  | X <sup>(1)</sup> | L                | X <sup>(1)</sup> |
| Н    | L   | L   | Enabled | L                | L                | Note 2           |
| Н    | L   | Н   | Enabled | L                | Note 2           | Note 2           |
| Н    | Н   | Н   | Enabled | Note 2           | Note 2           | Note 2           |

#### NOTES:

1. Depending on the state of the CLKIN, it will be High or Low.

2. Lock in phase with CLKIN.

### **Absolute Maximum Rating**

| Symbol                            | Parameter                                 | Ratings     | Units |
|-----------------------------------|-------------------------------------------|-------------|-------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on any pin with respect to ground | -0.5 to 7.0 | V     |
| T <sub>STG</sub>                  | Storage Temperature                       | -65 to 150  | °C    |
| Τ <sub>Β</sub>                    | Ambient Temperature                       | -55 to 125  | °C    |
| T <sub>A</sub>                    | Operating Temperature                     | 0 to 70     | °C    |

Stresses greater than those listed in the table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may effect reliability.

## **DC Electrical Characteristics**

 $T_A = 0$  to 70°C; Supply Voltage 3.3 V ±0.3V (unless otherwise stated)

| Parameter                          | Symbol            | Conditions                                 | Min.      | Тур. | Max.                  | Units |
|------------------------------------|-------------------|--------------------------------------------|-----------|------|-----------------------|-------|
| Input Low Voltage                  | V <sub>IL</sub>   |                                            | GND – 0.3 |      | 0.8                   | V     |
| Input High Voltage                 | V <sub>IH</sub>   |                                            | 2.0       |      | V <sub>DD</sub> + 0.3 | V     |
| Input Low Current                  | Ι <sub>ΙL</sub>   | V <sub>IN</sub> = 0                        | -10       |      | 10                    | μA    |
| Input High Current                 | I <sub>IH</sub>   | V <sub>IN</sub> = V <sub>DD</sub>          | -10       |      | 10                    | μA    |
| High Output Voltage                | V <sub>OH</sub>   | I <sub>OH</sub> = -6mA                     | 2.4       | 3.1  |                       | V     |
| Low Output Voltage                 | V <sub>OL</sub>   | I <sub>OL</sub> = 15mA                     |           | 0.5  | 0.8                   | V     |
| Input Capacitance <sup>(1)</sup>   | C <sub>IN</sub>   | Frequency = 10MHz                          | 2.5       |      | 6.0                   | pF    |
| Supply Current                     | I <sub>DD</sub>   | Frequency = 100 MHz; C <sub>L</sub> = 12pF |           | 200  | 290                   | mA    |
|                                    |                   | Frequency = 133 MHz; C <sub>L</sub> = 12pF |           | 230  | 320                   | mA    |
| Clock Stabilization <sup>(1)</sup> | T <sub>STAB</sub> | From V <sub>DD</sub> = 3.3 V to 1% Target  |           |      | 1                     | mS    |

#### NOTE:

1. Guaranteed by design, not subject to 100% production testing.

### **AC Electrical Characteristics**

 $T_A = 0$  to 70°C; Supply Voltage  $V_{DD} = 3.3V \pm 0.3V$ ,  $C_L = 12 \text{ pF}$  (unless otherwise stated)

| Parameter                                   | Symbol              | Conditions                            | Min. | Тур. | Max. | Units |
|---------------------------------------------|---------------------|---------------------------------------|------|------|------|-------|
| Clock Input Duty Cycle <sup>(1)</sup>       | D <sub>T_IN</sub>   | AVDD = 3.3V                           | 40   |      | 60   | %     |
| Input Frequency Range                       | F <sub>IN</sub>     |                                       | 25   |      | 140  | MHz   |
| Rise Time <sup>(1)</sup>                    | Τ <sub>R</sub>      | 0.4 to 2.0V                           | -    | 1.0  | 2.0  | nS    |
| Fall Time <sup>(1)</sup>                    | Τ <sub>F</sub>      | 2.0 to 0.4V                           | -    | 1.0  | 2.0  | nS    |
| Duty Cycle <sup>(1)</sup>                   | D <sub>T</sub>      | V <sub>TH</sub> = 1.25V               | 40   |      | 60   | %     |
| Jitter (Cycle-Cycle) <sup>(1)</sup>         | T <sub>JIT</sub>    | V <sub>TH</sub> = 1.25V; 100 & 133MHz | -120 |      | 120  | pS    |
| Spread Spectrum Induced Skew <sup>(1)</sup> | T <sub>SK_SSC</sub> | $V_{TH} = V_{DD}/2$                   | -200 |      | 200  | pS    |
| Output to Output Skew <sup>(1)</sup>        | T <sub>SK1</sub>    | $V_{TH} = V_{DD}/2$                   | -120 |      | 120  | pS    |
| Input to Output Delay <sup>(1,2)</sup>      | Т <sub>SK2</sub>    | C <sub>LFB</sub> = 4 pF;100 & 133MHz  | -100 |      | 100  | pS    |

#### NOTE:

1. Guaranteed by design, not subject to 100% production testing.

2. Feedback trace length of 0.7".

### **Parameter Measurement Information**

### Duty Cycle Timing (D<sub>T</sub>)



### Rise/Fall Time (T<sub>R</sub>/T<sub>F</sub>)



## Output to Output Skew ( $T_{SK1}$ )



## Input to Output Delay (T<sub>SK2</sub>)



FMS72509

## **Application Diagram**



Note: Feedback capacitor value 'C' is to be determined based on the phase characteristics of the PLL.

## **Mechanical Dimensions**

### 24-Lead TSSOP Package

| Symbol | Inches |            | Millin | Notes      |       |
|--------|--------|------------|--------|------------|-------|
| Symbol | Min.   | Max.       | Min.   | Max.       | Notes |
| А      | _      | .047       | _      | 1.20       |       |
| A1     | .002   | .006       | 0.05   | 0.15       |       |
| В      | .007   | .012       | 0.19   | 0.30       |       |
| С      | .004   | .008       | 0.09   | 0.20       |       |
| D      | .308   | .316       | 7.70   | 7.90       | 2     |
| E      | .172   | .180       | 4.30   | 4.50       | 2     |
| е      | .026   | .026 BSC   |        | 0.65 BSC   |       |
| Н      | .256   | .256 BSC   |        | 6.40 BSC   |       |
| L      | .018   | .030       | 0.45   | 0.75       | 3     |
| Ν      | 24     |            | 24     |            | 5     |
| α      | 0°     | <b>8</b> ° | 0°     | <b>8</b> ° |       |
| CCC    | _      | .004       | _      | 0.10       |       |

#### Notes:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .006 inch (0.15mm).
- 3. "L" is the length of terminal for soldering to a substrate.
- 4. Terminal numbers are shown for reference only.
- 5. Symbol "N" is the maximum number of terminals.







### **Ordering Information**

| Product Number | Tape & Reel  | Package  |  |
|----------------|--------------|----------|--|
| FMS72509MTC    | FMS72509MTCT | TSSOP-24 |  |

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com