**SAA9069** ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # DIGITAL VERTICAL FILTER (DVF) #### **GENERAL DESCRIPTION** The SAA9069 is a digital vertical line filter for use in picture-in-picture applications. The DVF accomplishes the filtering by computing the average of three horizontal video lines. The summation is carried out in the following order, $1/4 \times \text{line } 1$ , $1/2 \times \text{line } 2$ and $1/4 \times \text{line } 3$ . The DVF outputs the averaged information during the third line period. The 5-bit data is multiplied by a weighting factor and added to the output of the 201-bit long, 6-bit wide shift register which is used as a line memory to store input data or the averaged data. The most significant 5-bits are output as filtered data. The DVF has been designed for use with the Picture-in-Picture Controller (SAA9068) in digital or analogue televisions. #### **Features** - 201-bit shift register for storage of input data or the averaged data - Most significant 5-bits are output as filtered data #### QUICK REFERENCE DATA | parameter | conditions | symbol | min. | typ. | max. | unit | |------------------------|--------------------------|-----------------|----------------------|------|----------------------|------| | Supply voltage range | | V <sub>DD</sub> | _0,5 | _ | 7,0 | V | | Input voltage range | | Vı | -0,5 | _ | V <sub>DD</sub> +0,5 | V | | Maximum input current | | 1IM | | - | ±10 | μΑ | | Maximum output current | | IOM | _ | - | ±10 | μΑ | | Inputs | | | • | | | | | Input voltage LOW | | VIL | 0 | _ | 0,8 | V | | Input voltage HIGH | | VIH | 2,0 | _ | V <sub>DD</sub> | V | | Outputs | | | Į. | | | | | Output voltage LOW | I <sub>OL</sub> = 2,0 mA | VOL | 0 | - | 0,4 | V | | Output voltage HIGH | I <sub>OH</sub> = 1,5 mA | ∨он | V <sub>DD</sub> -0,4 | _ | V <sub>DD</sub> | V | ### PACKAGE OUTLINE 20-lead mini-pack; plastic (SO20; SOT163A) Fig. 2 Pinning diagram. | ₹ | PINNING | | | |------------------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [DA] | Power supplies | | | | Ä | 1 | V <sub>DD1</sub> | positive supply voltage | | ₹ | 10 | TEST | test pin; normally connected to ground | | DEVELOPMENT DATA | 11 | $V_{SS}$ | ground (0 V) | | DE | Inputs | | | | | 5 to 9 | ADIN4 to<br>ADIN0 | 5-bit input data from ADC (timing information shown in Fig. 4) | | | 17 | ADCLIN | clock signal from SAA9068. The signal is buffered and then fed directly to the clock input of the ADC | | | 18 to 19 | SIN1 to<br>SIN0 | control signals for analogue multiplexer from SAA9068. Delayed by 2 and 1 ADCL clock pulses, these signals are inverted and then fed to the analogue multiplexer | | | 20 | VF3 | signal from SAA9068 (at line rate) used to determine the K-factor, addition sequence and provide a general reset (see Fig. 6) | | | Outputs | | | | | 2 to 3 | SOUT0 to<br>SOUT1 | regenerated SINO and SIN1 signals used for proper data selection (due to delay of the DVF) | | | 4 | ADCLOUT | buffered output of ADCL | | | 12 to 16 | ADOUT0 to<br>ADOUT4 | filtered 5-bit data output. Data is only valid on one of the three lines (determined by VF3) | #### FUNCTIONAL DESCRIPTION (see Figs 1 and 3 to 7) The main functions of the DVF are as follows: #### Multiplexing/Multiplying The incoming 5-bit data from the ADC is clocked through a block of flip-flops and then fed to a multiplexer/multiplier where line 1 is shifted 1-bit to right (K = 1/4), line 2 is unshifted (K = 1/2) and line 3 is shifted 1-bit to right (K = 1/4). The multiplexer is controlled by a signal derived from the VF3 signal. This creates a 5-bit signal which is retained during the filtering process. #### Addition The data is then added, with 6-bits of resolution, to the output of the shift register to form the new averaged data. This data is then fed to the 6-bit shift register (the first line has a binary 1 added, which is used as a rounding factor). The 5 most significant bits of data are output to two blocks of flip-flops. The first block provides the synchronization with the shift register clock and the second block with the output clock. #### Synchronization The ADCL clock and the analogue selection control signals are received from SAA9068. These signals ensure the synchronous operation between the two devices. Whether the EDVF is used or not the phase relationship between these signals always remains the same. The buffered ADCL clock signal is used as the shift register clock, while S1 and S0 are delayed in order to derive the proper data stream from the ADC. The required ADC characteristics are shown in Fig. 5. RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | conditions | symbol | min. | max. | unit | |-------------------------------------------|------------|------------------|------------|----------------------|------| | Supply voltage range | | V <sub>DD</sub> | -0,5 | 7,0 | V | | Input voltage range | note 1 | VI | -0,5 | V <sub>DD</sub> +0,5 | V | | Input voltage | pin 19 | V19-11 | -0,5 | 9 | V | | Maximum input current | | IIM | _ | ±10 | mA | | Maximum output current | | IOM | _ | ±10 | mA | | Maximum supply current in V <sub>SS</sub> | | ISS | _ | 60 | mA | | Maximum supply current in V <sub>DD</sub> | | IDD | | 60 | mA | | Maximum power dissipation per output | | Р | _ | 40 | mW | | Total power dissipation | | P <sub>tot</sub> | | 300 | mW | | Storage temperature range | | T <sub>stg</sub> | <b>–55</b> | +150 | oC | #### Note 1. Input voltage should not exceed 7 V unless otherwise specified. #### **HANDLING** Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). ## **DC CHARACTERISTICS** $V_{DD}$ = 5 V $\pm$ 10%; $T_{amb}$ = 0 to 70 °C, unless otherwise specified | parameter | conditions | symbol | min. | typ. | max. | unit | |----------------------------|----------------------------------------------------------------------------------|-----------------|----------------------|------|------|------| | Supply current | | | | | | | | Quiescent current | T <sub>amb</sub> = 25 °C;<br>all inputs to<br>V <sub>DD</sub> or V <sub>SS</sub> | IDD | _ | _ | 10 | μΑ | | Inputs | all inputs | | | | | | | Input voltage LOW | | VIL | 0 | _ | 0,8 | V | | Input voltage HIGH | | ViH | 2,0 | _ | VDD | V | | Input leakage current LOW | | l <sub>IL</sub> | _ | | 1,0 | μΑ | | Input leakage current HIGH | | ЧН | _ | _ | 1,0 | μΑ | | Outputs | all outputs | | | | | | | Output voltage LOW | I <sub>OL</sub> = -2,0 mA | VOL | 0 | - | 0,4 | V | | Output voltage HIGH | I <sub>OH</sub> = +1,5 mA | Voн | V <sub>DD</sub> -0,4 | | VDD | V | ## **AC CHARACTERISTICS** $V_{DD}$ = 5 V ± 10%; $T_{amb}$ = 0 to 70 °C, unless otherwise specified | parameter | conditions | symbol | min. | typ. | max. | unit | |-------------------|--------------------------------|------------------|------|------|------|------| | Inputs | all inputs;<br>except ADCLIN | | | | | | | Input capacitance | | Cį | - | – | 7,5 | рF | | Set-up time | see Fig. 4 | tsu | 30 | _ | _ | ns | | Hold time | | tHD | 10 | - | _ | ns | | ADCLIN | | | | | | | | Pulse frequency | | f <sub>max</sub> | - | 5,33 | _ | MHz | | Pulse width LOW | | tWL | 45 | - | _ | ns | | Pulse width HIGH | | twH | 65 | - | _ | ns | | Outputs | all outputs;<br>except ADCLOUT | | | | | | | Propagation delay | | tOD | _ | | 50 | ns | | Output hold | | <sup>t</sup> OH | 0 | - | _ | ns | | ADCLOUT | | | | | | | | Propagation delay | see Fig. 3 | t <sub>OD</sub> | - | - | 30 | ns | ## **TIMING INFORMATION** Fig. 3 Input and output clock signal phase relationship. Fig. 4 Input and output data phase relationship. Fig. 5 Timing diagram. Fig. 6 ADC required. Fig. 7 Clock cycle diagram.