

# National Semiconductor

# NM93C06/C46/C56/C66 256-/1024-/2048-/4096-Bit Serial EEPROM (MICROWIRE™ Bus Interface)

## **General Description**

The NM93C06/C46/C56/C66 devices are 256/1024/2048/4096 bits, respectively, of CMOS non-volatile electrically erasable memory divided into 16/64/128/256 16-bit registers. They are fabricated using National Semiconductor's floating-gate CMOS process for high reliability and low power consumption. These memory devices are available in both SO and TSSOP packages for small space considerations.

The EEPROM Interfacing is MICROWIRE compatible for simple interface to standard microcontrollers and microprocessors. There are 7 instructions that control these devices: Read, Erase/Write Enable, Erase, Erase All, Write, Write All, and Erase/Write Disable. The ready/busy status is available on the DO pin during programming.

#### **Features**

- Device status during programming mode
- Typical active current of 200 μA; Typical standby current of 10 μA
- No erase required before write
- Reliable CMOS floating gate technology
- 4.5V to 5.5V operation in all modes
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- 40 years data retention
- Endurance: 106 data changes
- Packages available: 8-pin SO, 8-pin DIP, 8-pin TSSOP

## **Block Diagram**



### Dual-In-Line Package (N) 8-Pin SO (M8) and 8-Pin TSSOP (MT8)



TL/D/10751-2

Top View

See NS Package Number N08E, M08A and MTC08

#### Pin Names

| CS              | Chip Select        |
|-----------------|--------------------|
| SK              | Serial Data Clock  |
| DI              | Serial Data Input  |
| DO              | Serial Data Output |
| GND             | Ground             |
| V <sub>CC</sub> | Power Supply       |

# **Ordering Information**

## Commercial Temp. Range (0°C to +70°C)

| Order Number          | • |
|-----------------------|---|
| NM93C06N/NM93C46N     | - |
| NM93C56N/NM93C66N     |   |
| NM93C06M8/NM93C46M8   |   |
| NM93C56M8/NM93C66M8   |   |
| NM93C06MT8/NM93C46MT8 |   |
| NM93C56MT8/NM93C66MT8 |   |

## Extended Temp. Range ( $-40^{\circ}$ C to $+85^{\circ}$ C)

| Order Number            |  |
|-------------------------|--|
| NM93C06EN/NM93C46EN     |  |
| NM93C56EN/NM93C66EN     |  |
| NM93C06EM8/NM93C46EM8   |  |
| NM93C56EM8/NM93C66EM8   |  |
| NM93C06EMT8/NM93C46EMT8 |  |
| NM93C56EMT8/NM93C66EMT8 |  |

## Automotive Temp. Range (-40°C to +125°C)

|   | Order Number            |
|---|-------------------------|
| 1 | NM93C06VN/NM93C46VN     |
|   | NM93C56VN/NM93C66VN     |
|   | NM93C06VM8/NM93C46VM8   |
|   | NM93C56VM8/NM93C66VM8   |
|   | NM93C06VMT8/NM93C46VMT8 |
|   | NM93C56VMT8/NM93C66VMT8 |

1

## **Absolute Maximum Ratings (Note 1)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

Lead Temp. (Soldering, 10 sec.)

-65°C to +150°C

All Input or Output Voltages with Respect to Ground +6.5V to -0.3V

**ESD Rating** 

+300°C 2000V

## **Operating Conditions**

Ambient Operating Temperature NM93C06-NM93C66 NM93C06E-NM93C66E NM93C06V-NM93C66V

Power Supply (V<sub>CC</sub>)

0°C to +70°C -40°C to +85°C -40°C to +125°C

4.5V to 5.5V

## DC and AC Electrical Characteristics $V_{CC} = 5.0V \pm 10\%$ unless otherwise specified

Note: Throughout this table, "M" refers to temperature range ( $-55^{\circ}$ C to  $+125^{\circ}$ C), not package.

| Symbol                               | Parameter                                 | Part Number                              | Conditions                                                             | Min                   | Max                        | Units         |
|--------------------------------------|-------------------------------------------|------------------------------------------|------------------------------------------------------------------------|-----------------------|----------------------------|---------------|
| ICCA                                 | Operating Current                         | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 1 MHz                        | i y                   | 1                          | mA            |
| Iccs                                 | Standby Current                           | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V | CS = V <sub>IL</sub>                                                   | _                     | 50<br>50                   | μΑ<br>μΑ      |
| l <u>ıL</u><br>lOL                   | Input Leakage<br>Output Leakage           |                                          | V <sub>IN</sub> = 0V to V <sub>CC</sub><br>(Note 3)                    | * :                   | ±1                         | μΑ            |
| V <sub>IL</sub><br>V <sub>IH</sub>   | Input Low Voltage<br>Input High Voltage   |                                          |                                                                        | -0.1<br>2             | 0.8<br>V <sub>CC</sub> + 1 | V             |
| V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage |                                          | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OH} = -400 \mu\text{A}$               | 2.4                   | 0.4                        | <b>&gt;</b> > |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                          | $I_{OL} = 10 \mu A$<br>$I_{OH} = -10 \mu A$                            | V <sub>CC</sub> - 0.2 | 0.2                        | v             |
| fsk                                  | SK Clock Frequency                        | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V | (Note 4)                                                               | 0<br>0                | 1<br>1                     | MHz           |
| tskH                                 | SK High Time                              | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                                                                        | 250<br>300            |                            | ns            |
| tskL                                 | SK Low Time                               |                                          |                                                                        | 250                   |                            | ns            |
| t <sub>SKS</sub>                     | SK Setup Time                             |                                          | SK must be at V <sub>IL</sub> for t <sub>SKS</sub> before CS goes high | 50                    |                            | ns            |
| tcs                                  | Minimum CS<br>Low Time                    | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V | (Note 2)                                                               | 250<br>250            |                            | ns            |

| Symbol           | Parameter              | Part Number                              | Conditions           | Min        | Max        | Units |
|------------------|------------------------|------------------------------------------|----------------------|------------|------------|-------|
| tcss             | CS Setup Time          | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                      | 50<br>50   |            | ns    |
| t <sub>DH</sub>  | D0 Hold Time           |                                          |                      | 70         |            | ns    |
| t <sub>DIS</sub> | DI Setup Time          | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                      | 100<br>200 |            | ns    |
| <sup>t</sup> csH | CS Hold Time           |                                          |                      | 0          |            | ns    |
| <sup>t</sup> DIH | DI Hold Time           |                                          |                      | 20         |            | ns    |
| t <sub>PD1</sub> | Output Delay to "1"    | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                      |            | 500<br>500 | ns    |
| t <sub>PD0</sub> | Output Delay to "0"    | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                      |            | 500<br>500 | ns    |
| tsv              | CS to Status Valid     | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V |                      |            | 500<br>500 | ns    |
| t <sub>DF</sub>  | CS to DO in TRI-STATE® | NM93C06-NM93C66<br>NM93C06E/V-NM93C66E/V | CS = V <sub>IL</sub> |            | 100<br>100 | ns    |
| t <sub>WP</sub>  | Write Cycle Time       |                                          |                      |            | 10         | ms    |

## Capacitance

 $T_A = 25^{\circ}C f = 1 MHz$ 

| Symbol          | Test               | Тур | Max | Units |
|-----------------|--------------------|-----|-----|-------|
| COUT            | Output Capacitance |     | 5   | pF    |
| C <sub>IN</sub> | Input Capacitance  |     | 5   | pF    |

Note 1: Stress ratings above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: CS (Chip Select) must be brought low (to V<sub>IL</sub>) for an interval of t<sub>CS</sub> in order to reset all internal device registers (device reset) prior to beginning another opcode cycle (This is shown in the opcode diagrams in the following pages).

Note 3: Typical leakage values are in the 20 nA range.

Note 4: The shortest allowable SK clock period = 1/f<sub>SK</sub> (as shown under the f<sub>SK</sub> parameter). Maximum SK clock speed (minimum SK period) is determined by the interaction of several AC parameters stated in the datasheet. Within this SK period, both t<sub>SKH</sub> and t<sub>SKL</sub> limits must be observed. Therefore, it is not allowable to set 1/f<sub>SK</sub> = t<sub>SKHminimum</sub> + t<sub>SKLminimum</sub> for shorter SK cycle time operation.

## **AC Test Conditions**

| V <sub>CC</sub> Range                         | V <sub>IL</sub> /V <sub>IH</sub><br>Input Levels | V <sub>IL</sub> /V <sub>IH</sub><br>Timing Level | V <sub>OL</sub> /V <sub>OH</sub><br>Timing Level | loL/loH        |
|-----------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|----------------|
| 4.5V ≤ V <sub>CC</sub> ≤ 5.5V<br>(TTL Levels) | 0.4V/2.4V                                        | 1.0V/2.0V                                        | 0.4V/2.4V                                        | -2.1 mA/0.4 mA |

Output Load: 1 TTL Gate (C<sub>L</sub> = 100 pF)

1

## **Functional Description**

The NM93C06/C46/C56/C66 devices have 7 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. For the C06 and C46 the next 8 bits carry the op code and the 6-bit address for register selection. For the C56 and C66 the next 10-bits carry the op code and the 8-bit address for register selection.

All Data in signals are clocked into the device on the low-to-high SK transition.

#### Read (READ):

The READ instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

#### Erase/Write Enable (WEN):

When  $V_{CC}$  is applied to the part, it powers up in the Erase/Write Disable (WDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable WEN instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (WDS) instruction is executed or  $V_{CC}$  is completely removed from the part.

#### Erase (ERASE):

The ERASE instruction will program all bits in the selected register to the logical '1' state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the chip if CS is brought high after the t<sub>CS</sub> interval. DO = logical '0' indicates that programming is still in progress. DO = logical

'1' indicates that the register, at the address specified in the instruction, has been erased, and the part is ready for another instruction.

#### Write (WRITE):

The WRITE instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after the  $t_{\rm CS}$  interval. DO = logical 0 indicates that programming is still in progress. DO = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

#### Erase All (ERAL):

The ERAL instruction will simultaneously program all registers in the memory array and set each bit to the logical '1' state. The Erase All cycle is identical to the ERASE cycle except for the different op-code. As in the ERASE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after the total program.

#### Write All (WRALL):

The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after the  $t_{CS}$  interval.

#### Write Disable (WDS):

To protect against accidental data disturb, the WDS instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions.

NOTE: The NSC CMOS EEPROMs do not require an 'ERASE' or 'ERASE ALL' operation prior to the 'WRITE' and 'WRITE ALL' instructions. The 'ERASE' and 'ERASE ALL' instructions are included to maintain compatibility with earlier technology EEPROMs.

#### Instruction Set for the NM93C06 and NM93C46

| Instruction | SB | Op Code | Address | Data   | Comments                                           |
|-------------|----|---------|---------|--------|----------------------------------------------------|
| READ        | 1  | 10      | A5-A0   | 9      | Reads data stored in memory, at specified address. |
| WEN         | 1  | 00      | 11XXXX  |        | Enable all programming modes.                      |
| ERASE       | 1  | 11      | A5-A0   |        | Erase selected register.                           |
| WRITE       | 1  | 01      | A5-A0   | D15-D0 | Writes selected register.                          |
| ERAL        | 1  | 00      | 10XXXX  |        | Erases all registers.                              |
| WRALL       | 1  | 00      | 01XXXX  | D15-D0 | Writes all registers.                              |
| WDS         | 1  | 00      | 00XXXX  |        | Disables all programming modes.                    |

Note: Address bits A5 and A4 become "Don't Care" for the NM93C06.

#### Instruction Set for the NM93C56 and NM93C66

| Instruction | SB | Op Code | Address  | Data   | Comments                                           |
|-------------|----|---------|----------|--------|----------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | Reads data stored in memory, at specified address. |
| WEN         | 1  | 00      | 11XXXXXX |        | Enable all programming modes.                      |
| ERASE       | 1  | 11      | A7-A0    |        | Erase selected register.                           |
| ERAL        | 1  | 00      | 10XXXXXX |        | Erases all registers.                              |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | Writes selected register.                          |
| WRALL       | 1  | 00      | 01XXXXXX | D15-D0 | Writes all registers.                              |
| WDS         | 1  | 00      | 00XXXXXX |        | Disables all programming modes.                    |

Note: Address bit A7 becomes "Don't Care" for the NM93C56.

# **Timing Diagrams Synchronous Data Timing** DO (READ) VOL DO (PROGRAM) STATUS VALID TL/D/10751-4 READ SK TL/D/10751-5 WEN TL/D/10751-6



# Timing Diagrams (Continued)





## Mode 2: Master Reset

## Sequence of Operation

- Input and Output Ready, HF and FULL can be in any state before the reset sequence with Master Reset (MR) HIGH.
- Master Reset goes LOW and clears the FIFO, setting up all essential internal states. Master Reset must be LOW pulse width t<sub>MRW</sub> before rising again.
- 3. Master Reset rises.

- 4. IR rises (if not HIGH already) to indicate ready to write state recovery time t<sub>MRIRH</sub> after the falling edge of MR. Both HF and FULL will go LOW indicating an empty FIFO, occurring recovery times t<sub>MRE</sub> and t<sub>MRO</sub> respectively after the falling edge of MR. OR falls recovery time t<sub>MRORL</sub> after MR falls. Data at outputs goes LOW recovery time t<sub>MRONL</sub> after MR goes LOW.
- Shift-In can be taken HIGH after a minimum recovery time t<sub>MRSIH</sub> after MR goes HIGH.



FIGURE 2. Mode of Operation Mode 2

Mode 3: With FIFO Full, Shift-In is Held HiGH in Anticipation of an Empty Location

## Sequence of Operation

- 1. The FIFO is initially full and Shift-In goes HIGH. OR is initially HIGH. Shift-Out is LOW. IR is LOW.
- 2. Shift-Out is pulsed HIGH, Shift-Out pulse propagates and the first data word is latched on the rising edge of SO, OR falls on this edge. On the falling edge of SO, the second data word appears after propagation delay to. New data is written into the FIFO after SO goes LOW.
- 3. Input Ready goes HIGH one fall-through time, tFT, after the falling edge of SO. Also, HF goes HIGH one toF after SO falls, indicating that the FIFO is no longer full.
- 4. IR returns LOW pulse width tip after rising and shifting new data in. Also, HF returns LOW pulse width tar after rising, indicating the FIFO is once more full.
- 5. Shift-In is brought LOW to complete the shift-in process and maintain normal operation



TL/F/10144-7

Note: MR and FULL are HIGH; OE is LOW.

FIGURE 3. Modes of Operation Mode 3

Mode 4: Shift-Out Sequence, FIFO Full to Empty Sequence of Operation

- 1. FIFO is initially full and OR is HIGH, indicating valid data is at the output. IR is LOW.
- 2. SO goes HIGH, resulting in OR going LOW one propagation delay, tOR, after SO rises. OR LOW indicates output stage is busy.
- 3. SO goes LOW, new data reaches output one propagation delay, tD, after SO falls; OR goes HIGH one propagation delay, toR, after SO falls and HF rises one propagation delay, top, after SO falls. IR rises one fall-through time, tFT, after SO falls.
- 4. Repeat process through the 64th SO pulse. FULL flag goes LOW one propagation delay, toHF, after the rising edge of 33rd SO, indicating that the FIFO is less than half full. On the falling edge of the 64th SO, HF goes LOW one propagation delay, toe, after SO, indicating the FIFO is empty. The SO pulse may rise and fall again with an attempt to unload an empty FIFO. This results in no change in the data on the outputs as the 64th word stays latched.



TL/F/10144-8

Note: SI and OE are LOW; MR is HIGH; Do-De are immaterial.

FIGURE 4. Modes of Operation Mode 4

Mode 5: With FIFO Empty, Shift-Out is Held HIGH in Anticipation of Data

#### Sequence of Operation

- 1. FIFO is initially empty; Shift-Out goes HIGH.
- Shift-in pulse loads data into the FIFO and IR falls. HF rises propagation delay t<sub>X1</sub> after the falling edge of SI.
- OR rises a fall-through time of t<sub>FTO</sub> after the falling edge of Shift-In, indicating that new data is ready to be output.
- Data arrives at output one propagation delay, t<sub>OD5</sub>, after the falling edge of Shift-In.
- OR goes LOW pulse width t<sub>OP</sub> after rising and HF goes LOW pulse width t<sub>X3</sub> after rising, indicating that the FIFO is empty once more.
- 6. Shift-Out goes LOW, necessary to complete the Shift-Out process.



TL/F/10144-9

2708

Note: FULL is LOW;  $\overline{\text{MR}}$  is HIGH;  $\overline{\text{OE}}$  is LOW;  $t_{\text{DOF}} = t_{\text{FTO}} - t_{\text{OD5}}$ . Data output transition—valid data arrives at output stage  $t_{\text{DOF}}$  after OR is HIGH.

FIGURE 5. Modes of Operation Mode 5