

### FEATURES

- ◆ 1.0 dB Noise Figure at 18 GHz
- ♦ 10 dB Associated Gain at 18 GHz
- ♦ Low DC Power Consumption



DIE SIZE: 12.6X10.2 mils (320x260 μm)
DIE THICKNESS: 3.9 mils (100 μm)
BONDING PADS: 3.3X2.6 mils (85x65 μm)

# DESCRIPTION AND APPLICATIONS

The LPS200 is an Aluminum Gallium Arsenide / Indium Gallium Arsenide (AlGaAs/InGaAs) Pseudomorphic High Electron Mobility Transistor (PHEMT), utilizing an Electron-Beam direct-write 0.25  $\mu$ m by 200  $\mu$ m Schottky barrier gate. The recessed "mushroom" gate structure minimizes parasitic gate-source and gate resistances. The epitaxial structure and processing have been optimized for high dynamic range. The LPS200 also features Si<sub>3</sub>N<sub>4</sub> passivation and is available in various packages.

Typical applications are as low noise devices for both narrowband and broadband amplifiers.

# ELECTRICAL SPECIFICATIONS @ T<sub>Ambient</sub> = 25°C

| Parameter                      | Symbol           | <b>Test Conditions</b>                        | Min   | Typ  | Max  | Units |
|--------------------------------|------------------|-----------------------------------------------|-------|------|------|-------|
| Saturated Drain-Source Current | $I_{DSS}$        | $V_{DS} = 2 V; V_{GS} = 0 V$                  | 15    | 25   | 50   | mA    |
| Noise Figure                   | NF               | $V_{DS} = 2 \text{ V}; I_{DS} = 25\% I_{DSS}$ |       | 0.7  | 1.3  | dB    |
| Associated Gain at minimum NF  | G <sub>A</sub>   | $V_{DS} = 2 \text{ V}; I_{DS} = 25\% I_{DSS}$ | 9     | 10   |      | dB    |
| Maximum Drain-Source Current   | $I_{MAX}$        | $V_{DS} = 2 V; V_{GS} = 1 V$                  |       | 125  |      | mA    |
| Transconductance               | $G_{M}$          | $V_{DS} = 2 V; V_{GS} = 0 V$                  | 50    | 70   |      | mS    |
| Gate-Source Leakage Current    | $I_{GSO}$        | $V_{GS} = -5 \text{ V}$                       |       | 1    | 10   | μΑ    |
| Pinch-Off Voltage              | $V_{P}$          | $V_{DS} = 2 \text{ V}; I_{DS} = 1 \text{ mA}$ | -0.25 | -0.8 | -1.5 | V     |
| Thermal Resistivity            | $\Theta_{ m JC}$ |                                               |       | 285  |      | °C/W  |

frequency=18 GHz



### ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol           | <b>Test Conditions</b>              | Min | Max       | Units |
|-------------------------------|------------------|-------------------------------------|-----|-----------|-------|
| Drain-Source Voltage          | $V_{DS}$         | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | 4         | V     |
| Gate-Source Voltage           | $V_{GS}$         | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | -2        | V     |
| Drain-Source Current          | $I_{DS}$         | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | $I_{DSS}$ | mA    |
| Gate Current                  | $I_{G}$          | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | 10        | mA    |
| RF Input Power                | $P_{IN}$         | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | 100       | mW    |
| Channel Operating Temperature | $T_{CH}$         | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | 175       | °C    |
| Storage Temperature           | $T_{STG}$        | _                                   | -65 | 175       | °C    |
| Total Power Dissipation       | P <sub>TOT</sub> | $T_{Ambient} = 22 \pm 3  ^{\circ}C$ |     | 460       | mW    |

#### Notes:

- Operating conditions that exceed the Absolute Maximum Ratings could result in permanent damage to the device.
- Power Dissipation defined as:  $P_{TOT} = (P_{DC} + P_{IN}) P_{OUT}$ , where

P<sub>DC</sub>: DC Bias Power P<sub>IN</sub>: RF Input Power P<sub>OUT</sub>: RF Output Power

• Absolute Maximum Power Dissipation to be de-rated as follows above 25°C:

 $P_{TOT} = 460 \text{mW} - (37 \text{mW/}^{\circ}\text{C}) \text{ x } T_{HS}$ 

where  $T_{HS}$  = heatsink or ambient temperature.

# HANDLING PRECAUTIONS

To avoid damage to the devices care should be exercised during handling. Proper Electrostatic Discharge (ESD) precautions should be observed at all stages of storage, handling, assembly, and testing. These devices should be treated as Class 1A (0-500 V). Further information on ESD control measures can be found in MIL-STD-1686 and MIL-HDBK-263.

### ASSEMBLY INSTRUCTIONS

The recommended die attach is gold/tin eutectic solder under a nitrogen atmosphere. Stage temperature should be 280-290°C; maximum time at temperature is one minute. The recommended wire bond method is thermo-compression wedge bonding with 0.7 or 1.0 mil (0.018 or 0.025 mm) gold wire. Stage temperature should be 250-260°C.

# APPLICATIONS NOTES & DESIGN DATA

Applications Notes are available from your local Filtronic Sales Representative or directly from the factory. Complete design data, including S-parameters, noise data, and large-signal models are available on the Filtronic web site.