## 256/512/1K/4K/16K x36/x18x2 Tri Bus FIFO #### **Features** - High-speed, low-power, first-in first-out (FIFO) memories w/ three independent ports (one bidirectional x36, and two unidirectional x18) - 256 x36/x18x2 (CY7C43626) - 512 x36/x18x2 (CY7C43636) - 1K x36/x18x2 (CY7C43646) - 4K x36/x18x2 (CY7C43666) - 16K x36/x18x2 (CY7C43686) - 0.35-micron CMOS for optimum speed/power - High speed 133-MHz operation (7.5-ns read/write cycle times) - Low power - -I<sub>CC</sub>= 100 mA - I<sub>SB</sub>= 10 mA - Fully asynchronous and simultaneous read and write operation permitted - Mailbox bypass register for each FIFO - Parallel and Serial Programmable Almost Full and Almost Empty flags - · Retransmit function - Standard or FWFT mode user selectable - Partial Reset - · Big or Little Endian format for word or byte bus sizes - 128-pin TQFP packaging - Pin-compatible, feature enhanced, density upgrade to IDT723626/36/46 family - · Easily expandable in width and depth ### **Pin Configuration** #### **Functional Description** The CY7C436X6 is a monolithic, high-speed, low-power, CMOS Bidirectional Synchronous (clocked) FIFO memory which supports clock frequencies up to 133 MHz and has read access times as fast as 6 ns. Two independent 256/512/1K/4K/16K x 36 dual-port SRAM FIFOs on board each chip buffer data in opposite directions. FIFO data on Port B can be input and output in 36-bit, 18-bit, or 9-bit formats with a choice of Big or Little Endian configurations. The CY7C436X6 is a synchronous (clocked) FIFO, meaning each port employs a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control. Communication between each port may bypass the FIFOs via two mailbox registers. The mailbox registers' width matches the selected Port B bus width. Each mailbox register has a flag (MBF1 and MBF2) to signal when new mail has been stored. Two kinds of reset are available on the CY7C436X6: Master Reset and Partial Reset. Master Reset initializes the read and write pointers to the first location of the memory array, configures the FIFO for Big or Little Endian byte arrangement and selects serial flag programming, parallel flag programming, or one of the three possible default flag offset settings, 8, 16, or 64. Each FIFO has its own independent Master Reset pin, MRS1 and MRS2. Partial Reset also sets the read and write pointers to the first location of the memory. Unlike Master Reset, any settings existing prior to Partial Reset (i.e., programming method and partial flag default offsets) are retained. Partial Reset is useful since it permits flushing of the FIFO memory without changing any configuration settings. Each FIFO has its own, independent Partial Reset pin, PRS1 and PRS2. The CY7C436X6 have two modes of operation: In the CY Standard Mode, the first word written to an empty FIFO is deposited into the memory array. A read operation is required to access that word (along with all other words residing in memory). In the First-Word Fall-Through Mode (FWFT), the first long-word (36-bit-wide) written to an empty FIFO appears au- tomatically on the outputs, no read operation required (nevertheless, accessing subsequent words does necessitate a formal read request). The state of the BE/FWFT pin during FIFO operation determines the mode in use. Each FIFO has a combined Empty/Output Ready flag (EFA/ORA and EFB/ORB) and a combined Full/Input Ready flag (FFA/IRA and FFC/IRC). The EF and FF functions are selected in the CY Standard Mode. EF indicates whether the memory is full or not. The IR and OR functions are selected in the First-Word Fall-Through Mode. IR indicates whether or not the FIFO has available memory locations. OR shows whether the FIFO has data available for reading or not. It marks the presence of valid data on the outputs. Each FIFO has a programmable Almost Empty flag (AEA and AEB) and a programmable Almost Full flag (AFA and AFC). AEA and AEB indicate when a selected number of words written to FIFO memory achieve a predetermined "almost empty state." AFA and AFC indicate when a selected number of words written to the memory achieve a predetermined "almost full state" IRA, IRC, AFA, and AFC are synchronized to the port clock that writes data into its array. ORA, ORB, AEA, and AEB are synchronized to the port clock that reads data from its array. Programmable offset for AEA, AEB, AFA, and AFC are loaded in parallel using Port A or in serial via the SD input. Three default offset settings are also provided. The AEA and AEB threshold can be set at 8, 16, or 64 locations from the empty boundary and AFA and AFC threshold can be set at 8, 16, or 64 locations from the full boundary. All these choices are made using the FS0 and FS1 inputs during Master Reset. Two or more devices may be used in parallel to create wider data paths. Such a width expansion requires no additional external components. If at any time the FIFO is not actively performing a function, the chip will automatically power down. During the power-down state, supply current consumption ( $I_{\rm CC}$ ) is at a minimum. Initiating any operation (by activating control inputs) will immediately take the device out of the power-down state. The CY7C436X6 are characterized for operation from 0°C to 70°C. Input ESD protection is greater than 2001V, and latch-up is prevented by the use of guard rings. #### **Selection Guide** | | | CY7C43626/36/46/66/86<br>-7 | CY7C43626/36/46/66/86<br>-10 | CY7C43626/36/46/66/86<br>-15 | |----------------------------------|----------------------------------|-----------------------------|------------------------------|------------------------------| | Maximum Frequency (MI | łz) | 133 | 100 | 66.7 | | Maximum Access Time ( | ns) | 6 | 6 8 | | | Minimum Cycle Time (ns | ) | 7.5 | 7.5 10 | | | Minimum Data or Enable | Set-Up (ns) | 3 | 4 | 5 | | Minimum Data or Enable | Minimum Data or Enable Hold (ns) | | 0 | 0 | | Maximum Flag Delay (ns | ximum Flag Delay (ns) | | 8 | 8 | | Active Power Supply | Commercial | 100 | 100 | 100 | | Current (I <sub>CC1</sub> ) (mA) | Industrial | ndustrial | | 100 | | | CY7C43626 | CY7C43636 | CY7C43646 | CY7C43666 | CY7C43686 | |---------|-----------|-----------|-----------|-----------|-----------| | Density | 256 x 36 | 512 x 36 | 1K x 36 | 4K x 36 | 16K x 36 | | Package | 128 TQFP | 128 TQFP | 128 TQFP | 128 TQFP | 128 TQFP | ### **Pin Definitions** | Signal Name | Description | I/O | Function | |-------------------|---------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0-35</sub> | Port A Data | I/O | 36-bit bidirectional data port for side A. | | ĀĒĀ | Port A Almost<br>Empty Flag | 0 | Programmable Almost Empty flag synchronized to CLKA. It is LOW when the number of words in FIFO2 is less than or equal to the value in the Almost Empty A offset register, X2. | | ĀĒB | Port B Almost<br>Empty Flag | 0 | Programmable Almost Empty flag synchronized to CLKB. It is LOW when the number of words in FIFO1 is less than or equal to the value in the Almost Empty B offset register, X1. | | ĀFĀ | Port A Almost<br>Full Flag | 0 | Programmable Almost Full flag synchronized to CLKA. It is LOW when the number of empty locations in FIFO1 is less than or equal to the value in the Almost Full A offset register, Y1. | | ĀFC | Port C Almost<br>Full Flag | 0 | Programmable Almost Full flag synchronized to CLKC. It is LOW when the number of empty locations in FIFO2 is less than or equal to the value in the Almost Full B offset register, Y2. | | B <sub>0-17</sub> | Port B Data | 0 | 18-bit output data port for port B. | | BE/FWFT | Big Endian/<br>First-Word Fall-<br>Through Select | I | This is a dual-purpose pin. During Master Reset, a HIGH on BE will select Big Endian operation. In this case, depending on the bus size, the most significant byte or word on Port A is read from Port B first (A-to-B data flow) or written to Port C first (C-to-A data flow). A LOW on BE will select Little Endian operation. In this case, the least significant byte or word on Port A is read from Port B first (for A-to-B data flow) or written to Port C first (C-to-A data flow). After Master Reset, this pin selects the timing mode. A HIGH on FWFT selects CY Standard Mode, a LOW selects First-Word Fall-Through Mode. Once the timing mode has been selected, the level on FWFT must be static throughout device operation. | | C <sub>0-17</sub> | Port B Data | I | 18-bit input data port for port C. | | CLKA | Port A Clock | I | CLKA is a continuous clock that synchronizes all data transfers through Port A and can be asynchronous or coincident to CLKB. FFA/IRA, EFA/ORA, AFA, and AEA are all synchronized to the LOW-to-HIGH transition of CLKA. | | CLKB | Port B Clock | I | CLKB is a continuous clock that synchronizes all data transfers through Port B and can be asynchronous or coincident to CLKA. EFB/ORB and AEB are all synchronized to the LOW-to-HIGH transition of CLKB. | | CLKC | Port C Clock | I | CLKC is a continuous clock that synchronizes all data transfers through Port C and can be asynchronous or coincident to CLKA. FFC/IRC, and AFC are all synchronized to the LOW-to-HIGH transition of CLKC. | | CSA | Port A Chip<br>Select | I | CSA must be LOW to enable a LOW-to HIGH transition of CLKA to read or write on Port A. The A <sub>0-35</sub> outputs are in the high-impedance state when CSA is HIGH. | | CSB | Port B Chip<br>Select | I | CSB must be LOW to enable a LOW-to HIGH transition of CLKB to read or write on Port B. The B <sub>0-17</sub> outputs are in the high-impedance state when CSB is HIGH. | | EFA/ORA | Port A Empty/<br>Output Ready<br>Flag | 0 | This is a dual-function pin. In the CY Standard Mode, the $\overline{\text{EFA}}$ function is selected. $\overline{\text{EFA}}$ indicates whether or not the FIFO2 memory is empty. In the FWFT Mode, the ORA function is selected. ORA indicates the presence of valid data on $A_{0-35}$ outputs, available for reading. $\overline{\text{EFA}}/\text{ORA}$ is synchronized to the LOW-to-HIGH transition of CLKA. | | EFB/ORB | Port B<br>Empty/Output<br>Ready Flag | 0 | This is a dual-function pin. In the CY Standard Mode, the $\overline{\text{EFB}}$ function is selected. $\overline{\text{EFB}}$ indicates whether or not the FIFO1 memory is empty. In the FWFT Mode, the ORB function is selected. ORB indicates the presence of valid data on B <sub>0-17</sub> outputs, available for reading. $\overline{\text{EFB}}/\text{ORB}$ is synchronized to the LOW-to-HIGH transition of CLKB. | | ENA | Port A Enable | I | ENA must be HIGH to enable a LOW-to-HIGH transition of CLKA to read or write data on Port A. | | ENB | Port B Enable | I | ENB must be HIGH to enable a LOW-to-HIGH transition of CLKB to read or write data on Port B. | ### Pin Definitions (continued) | Signal Name | Description | I/O | Function | |-------------|------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FFA/IRA | Port A Full/Input<br>Ready Flag | 0 | This is a dual-function pin. In the CY Standard Mode, the FFA function is selected. FFA indicates whether or not the FIFO1 memory is full. In the FWFT mode, the IRA function is selected. IRA indicates whether or not there is space available for writing to the FIFO1 memory. FFA/IRA is synchronized to the LOW-to-HIGH transition of CLKA. | | FFC/IRC | Port C Full/Input<br>Ready Flag | 0 | This is a dual-function pin. In the CY Standard Mode, the FFC function is selected. FFC indicates whether or not the FIFO2 memory is full. In the FWFT mode, the IRC function is selected. IRC indicates whether or not there is space available for writing to the FIFO2 memory. FFC/IRC is synchronized to the LOW-to-HIGH transition of CLKB. | | FS1/SEN | Flag Offset<br>Select 1/Serial<br>Enable | I | FS1/SEN and FS0/SD are dual-purpose inputs used for flag offset register programming. During Master Reset, FS1/SEN and FS0/SD, together with SPM, select the flag offset programming method. Three offset register programming methods are available: | | FS0/SD | Flag Offset<br>Select 0/Serial<br>Data | I | automatically load one of three preset values (8, 16, or 64), parallel load from Port A, and serial load. When serial load is selected for flag offset register programming, FS1/SEN is used as an enable synchronous to the LOW-to-HIGH transition of CLKA. When FS1/SEN is LOW, a rising edge on CLKA load the bit present on FS0/SD into the X and Y registers. The number of bit writes required to program the offset registers is 32 for the CY7C43626, 36 for the CY7C43636, 40 for the CY7C43646, 48 for the CY7C43666, and 56 for the CY7C43686. The first bit write stores the Y-register MSB and the last bit write stores the X-register LSB. | | МВА | Port A Mailbox<br>Select | I | A HIGH level on MBA chooses a mailbox register for a Port A read or write operation. When the $A_{0-35}$ outputs are active, a HIGH level on MBA selects data from the Mail2 register for output and a LOW level selects FIFO2 output register data for output. | | MBB | Port B Mailbox<br>Select | I | A HIGH level on MBB chooses a mailbox register for a Port B read or write operation. When the $B_{0-17}$ outputs are active, a HIGH level on MBB selects data from the Mail1 register for output and a LOW level selects FIFO1 output register data for output. | | MBC | Port C Mailbox<br>Select | I | A HIGH level on MBC chooses a mailbox register for a Port C read or write operation. When the $C_{0-17}$ outputs are active, a HIGH level on MBC selects data from the Mail1 register for output and a LOW level selects FIFO1 output register data for output. | | MBF1 | Mail1 Register<br>Flag | 0 | MBF1 is set LOW by a LOW-to-HIGH transition of CLKA that writes data to the Mail1 register. Writes to the Mail1 register are inhibited while MBF1 is LOW. MBF1 is set HIGH by a LOW-to-HIGH transition of CLKB when a Port B read is selected and MBB is HIGH. MBF1 is set HIGH following either a Master or Partial Reset of FIFO1. | | MBF2 | Mail2 Register<br>Flag | 0 | MBF2 is set LOW by a LOW-to-HIGH transition of CLKB that writes data to the Mail2 register. Writes to the Mail2 register are inhibited while MBF2 is LOW. MBF2 is set HIGH by a LOW-to-HIGH transition of CLKA when a Port A read is selected and MBA is HIGH. MBF2 is set HIGH following either a Master or Partial Reset of FIFO2. | | MRS1 | FIFO1 Master<br>Reset | I | A LOW on this pin initializes the FIFO1 read and write pointers to the first location of memory and sets the Port B output register to all zeroes. A LOW pulse on MRS1 selects the programming method (serial or parallel) and one of three programmable flag default offsets for FIFO1. It also configures Port B for bus size and endian arrangement. Four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while MRS1 is LOW. | | MRS2 | FIFO2 Master<br>Reset | I | A LOW on this pin initializes the FIFO2 read and write pointers to the first location of memory and sets the Port A output register to all zeroes. A LOW pulse on MRS2 selects one of three programmable flag default offsets for FIFO2. Four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while MRS2 is LOW. | | PRS1 | FIFO1 Partial<br>Reset | I | A LOW on this pin initializes the FIFO1 read and write pointers to the first location of memory and sets the Port B output register to all zeroes. During Partial Reset, the currently selected bus size, endian arrangement, programming method (serial or parallel), and programmable flag settings are all retained. | | PRS2 | FIFO2 Partial<br>Reset | I | A LOW on this pin initializes the FIFO2 read and write pointers to the first location of memory and sets the Port A output register to all zeroes. During Partial Reset, the currently selected bus size, endian arrangement, programming method (serial or parallel), and programmable flag settings are all retained. | ### Pin Definitions (continued) | Signal Name | Description | I/O | Function | |-------------|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RENB | Port B Read<br>Enable | I | RENB must be HIGH to enable a LOW-to-HIGH transition of CLKB to read data on Port B. | | RT1 | FIFO1<br>Retransmit | I | A LOW strobe on this pin will retransmit data on FIFO1 from the location of the write pointer at the last Partial or Master reset. | | RT2 | FIFO2<br>Retransmit | I | A LOW strobe on this pin will retransmit data on FIFO2 from the location of the write pointer at the last Partial or Master reset. | | SIZEB | Bus Size Select | I | A HIGH on this pin when BM is HIGH selects byte bus (9-bit) size on Port B. A LOW on this pin when BM is HIGH selects word (18-bit) bus size. SIZE works with BM and BE to select the bus size and endian arrangement for Port B. The level of SIZE must be static throughout device operation. | | SIZEC | Bus Size Select | I | A HIGH on this pin when BM is HIGH selects byte bus (9-bit) size on Port B. A LOW on this pin when BM is HIGH selects word (18-bit) bus size. SIZE works with BM and BE to select the bus size and endian arrangement for Port B. The level of SIZE must be static throughout device operation. | | SPM | Serial<br>Programming | I | A LOW on this pin selects serial programming of partial flag offsets. A HIGH on this pin selects parallel programming or default offsets (8, 16, or 64). | | W/RA | Port A Write/<br>Read<br>Select | I | A HIGH selects a write operation and a LOW selects a read operation on Port A for a LOW-to-HIGH transition of CLKA. The $\rm A_{0-35}$ outputs are in the high-impedance state when W/RA is HIGH. | | WENC | Port C Write<br>Enable | I | WENC must be HIGH to enable a LOW-to-HIGH transition of CLKC to write data on Port C. | ### Maximum Ratings<sup>[1]</sup> (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......–55°C to +125°C Supply Voltage to Ground Potential.....-0.5V to +7.0V DC Voltage Applied to Outputs in High Z State<sup>[2]</sup> ......–0.5V to V<sub>CC</sub>+0.5V DC Input Voltage<sup>[2]</sup>.....-0.5V to V<sub>CC</sub>+0.5V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | .>2001V | | Latch-Up Current | >200mA | ### **Operating Range** | Range | Ambient<br>Temperature | <b>V</b> cc <sup>[3]</sup> | |------------|------------------------|----------------------------| | Commercial | 0°C to +70°C | 5.0V±0.5V | | Industrial | -40°C to +85°C | 5.0V±0.5V | - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output voltage ratings may be exceeded provided the input and output current ratings are observed. Operating V<sub>CC</sub> Range for -7 speed is 5.0V ±0.25V. ### Electrical Characteristics Over the Operating Range | | | | | 7C43626/3 | 86/46/66/86 | | |--------------------------------------|-------------------------------|----------------------------------------------------|---------|-----------|-----------------|------| | Parameter | Description | Test Cond | itions | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = 4.5V., I <sub>OH</sub> = | –4.0 mA | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = 4.5 \text{V.}, I_{OL} =$ | 8.0 mA | | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | V <sub>CC</sub> = Max. | | -10 | +10 | μА | | I <sub>OZL</sub><br>I <sub>OZH</sub> | Output OFF, High Z<br>Current | V <sub>SS</sub> < V <sub>O</sub> < V <sub>CC</sub> | | -10 | +10 | μА | | I <sub>CC1</sub> <sup>[4]</sup> | Active Power Supply | | Com'l | | 100 | mA | | | Current | | Ind | | 100 | mA | | I <sub>SB</sub> <sup>[5]</sup> | Average Standby | | Com'l | | 10 | mA | | | Current | | Ind | | 10 | mA | ### Capacitance<sup>[6]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 4 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 8 | pF | ### AC Test Loads and Waveforms (-10 & -15) ### **AC Test Loads and Waveforms (-7)** - 4. Input signals switch from 0V to 3V with a rise/fall time of less than 3 ns, clocks and clock enables switch at 20 MHz, while data inputs switch at 10 MHz. Outputs - are unloaded. 5. All inputs = V<sub>CC</sub>- 0.2V, except RCLK and WCLK (which are at frequency = 0 MHz). All outputs are unloaded. 6. Tested initially and after any design or process changes that may affect these parameters. ### Switching Characteristics Over the Operating Range | | | 7C43626/<br>36/46/66/86<br>-7 | | 7C43626/<br>36/46/66/86<br>-10 | | 7C43626/<br>36/46/66/86<br>-15 | | | | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|--------------------------------|------|--------------------------------|------|------|--| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | f <sub>S</sub> | Clock Frequency, CLKA,CLKB, or CLKC | | 133 | | 100 | | 67 | MHz | | | t <sub>CLK</sub> | Clock Cycle Time, CLKA,CLKB, or CLKC | 7.5 | | 10 | | 15 | | ns | | | t <sub>CLKH</sub> | Pulse Duration, CLKA,CLKB, or CLKC HIGH | 3.5 | | 4 | | 6 | | ns | | | t <sub>CLKL</sub> | Pulse Duration, CLKA,CLKB, or CLKC LOW | 3.5 | | 4 | | 6 | | ns | | | t <sub>DS</sub> | Set-Up Time, $A_{0-35}$ before CLKA $\uparrow$ $B_{0-17}$ before CLKB $\uparrow$ , and $C_{0-17}$ before CLKC $\uparrow$ | 3 | | 4 | | 5 | | ns | | | t <sub>ENS</sub> | Set-Up Time, CSA, W/RA, ENA, and MBA before CLKA↑; RENB and MBB before CLKB↑ and WENC and MBC before CLKC↑ | 3 | | 4 | | 5 | | ns | | | t <sub>RSTS</sub> | Set-Up Time, $\overline{\text{MRS1}}$ , $\overline{\text{MRS2}}$ , $\overline{\text{PRS1}}$ , or $\overline{\text{PRS2}}$ LOW before CLKA $\uparrow$ or CLKB $\uparrow^{[7]}$ | 2.5 | | 4 | | 5 | | ns | | | t <sub>FSS</sub> | Set-Up Time, FS0 and FS1 before MRS1 and MRS2 HIGH | 5 | | 7 | | 7.5 | | ns | | | t <sub>BES</sub> | Set-Up Time, BE/FWFT before MRS1 and MRS2 HIGH | 5 | | 7 | | 7.5 | | ns | | | t <sub>SPMS</sub> | Set-Up Time, SPM before MRS1 and MRS2 HIGH | 5 | | 7 | | 7.5 | | ns | | | t <sub>SDS</sub> | Set-Up Time, FS0/SD before CLKA↑ | 3 | | 4 | | 5 | | ns | | | t <sub>SENS</sub> | Set-Up Time, FS1/SEN before CLKA↑ | 3 | | 4 | | 5 | | ns | | | t <sub>FWS</sub> | Set-Up Time, FWFT before CLKA↑ | 0 | | 0 | | 0 | | ns | | | t <sub>DH</sub> | Hold Time, $A_{0-35}$ before CLKA $\uparrow$ $B_{0-17}$ before CLKB $\uparrow$ , and $C_{0-17}$ before CLKC $\uparrow$ | 0 | | 0 | | 0 | | ns | | | t <sub>ENH</sub> | Hold Time, CSA, W/RA, ENA, and MBA before CLKA↑ RENB and MBB before CLKB↑ and WENC and MBC before CLKC↑ | 0 | | 0 | | 0 | | ns | | | t <sub>RSTH</sub> | Hold Time, $\overline{MRS1}$ , $\overline{MRS2}$ , $\overline{PRS1}$ , or $\overline{PRS2}$ LOW after CLKA $\uparrow$ or CLKB $\uparrow$ [7] | 1 | | 2 | | 4 | | ns | | | t <sub>FSH</sub> | Hold Time, FS0 and FS1 after MRS1 and MRS2 HIGH | 1 | | 1 | | 2 | | ns | | | t <sub>BEH</sub> | Hold Time, BE/FWFT after MRS1 and MRS2 HIGH | 1 | | 1 | | 2 | | ns | | | t <sub>SPMH</sub> | Hold Time, SPM after MRS1 and MRS2 HIGH | 1 | | 1 | | 2 | | ns | | | t <sub>SDH</sub> | Hold Time, FS0/SD after CLKA↑ | 0 | | 0 | | 0 | | ns | | | t <sub>SENH</sub> | Hold Time, FS1/SEN after CLKA↑ | 0 | | 0 | | 0 | | ns | | | t <sub>SPH</sub> | Hold Time, FS1/SEN HIGH after MRS1 and MRS2 HIGH | 0 | | 1 | | 2 | | ns | | | t <sub>SKEW1</sub> <sup>[8]</sup> | Skew Time between CLKA <sup>↑</sup> and CLKB <sup>↑</sup> for EFA/ORA, EFB/ORB, FFA/IRA, and FFC/IRC | 5 | | 5 | | 7.5 | | ns | | | t <sub>SKEW2</sub> [8] | Skew Time between CLKA↑ and CLKB↑ for ĀEĀ, ĀEB, ĀFĀ, ĀFC | 7 | | 8 | | 12 | | ns | | | t <sub>A</sub> | Access Time, CLKA↑ to A <sub>0–35</sub> and CLKB↑ to B <sub>0–17</sub> | 1 | 6 | 1 | 8 | 3 | 10 | ns | | | t <sub>WFF</sub> | Propagation Delay Time, CLKA <sup>↑</sup> to FFA/IRA and CLKB <sup>↑</sup> to FFC/IRC | 1 | 6 | 1 | 8 | 2 | 8 | ns | | Requirement to count the clock edge as one of at least four needed to reset a FIFO. Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle. ### Switching Characteristics Over the Operating Range (continued) | | | 7C43626/<br>36/46/66/86<br>-7 | | 7C43626/<br>36/46/66/86<br>-10 | | 7C43626/<br>36/46/66/86<br>-15 | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|--------------------------------|------|--------------------------------|------|------|--| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | t <sub>REF</sub> | Propagation Delay Time, CLKA <sup>↑</sup> to EFA/ORA and CLKB <sup>↑</sup> to EFB/ORB | 1 | 6 | 1 | 8 | 1 | 8 | ns | | | t <sub>PAE</sub> | Propagation Delay Time, CLKA <sup>↑</sup> to AEA and CLKB <sup>↑</sup> to AEB | 1 | 6 | 1 | 8 | 1 | 8 | ns | | | t <sub>PAF</sub> | Propagation Delay Time, CLKA <sup>↑</sup> to AFA and CLKC <sup>↑</sup> to AFC | 1 | 6 | 1 | 8 | 1 | 8 | ns | | | t <sub>PMF</sub> | Propagation Delay Time, CLKA↑ to MBF1 LOW or MBF2 HIGH and CLKB↑ to MBF2 LOW or MBF1 HIGH | 0 | 6 | 0 | 8 | 0 | 12 | ns | | | t <sub>PMR</sub> | Propagation Delay Time, CLKA $\uparrow$ to B $_{0-17}^{[9]}$ and CLKB $\uparrow$ to A $_{0-35}^{[10]}$ | 1 | 7 | 2 | 11 | 3 | 12 | ns | | | t <sub>MDV</sub> | Propagation Delay Time, MBA to $A_{0-35}$ Valid and MBB to $B_{0-17}$ Valid | 1 | 6 | 2 | 9 | 3 | 11 | ns | | | <sup>t</sup> RSF | Propagation Delay Time, MRS1 or PRS1 LOW to AEB LOW, AFA HIGH, FFA/IRA LOW, EFB/ORB LOW and MBF1 HIGH and MRS2 or PRS2 LOW to AEA LOW, AFC HIGH, FFC/IRC LOW, EFA/ORA LOW and MBF2 HIGH | 1 | 6 | 1 | 10 | 1 | 15 | ns | | | t <sub>EN</sub> | Enable Time, $\overline{\text{CSA}}$ or W/ $\overline{\text{RA}}$ LOW to A $_{0-35}$ Active and CSB LOW and RENB HIGH to B $_{0-17}$ Active | 1 | 5 | 2 | 8 | 2 | 10 | ns | | | t <sub>DIS</sub> | Disable Time, $\overline{\text{CSA}}$ or W/RA HIGH to $\text{A}_{0-35}$ at High Impedance and $\overline{\text{CSB}}$ HIGH or RENB LOW to $\text{B}_{0-17}$ at High Impedance | 1 | 5 | 1 | 6 | 1 | 8 | ns | | | t <sub>PRT</sub> | Retransmit Pulse Width | 60 | | 60 | | 60 | | ns | | | t <sub>RTR</sub> | Retransmit recovery Time | 90 | | 90 | | 90 | | ns | | <sup>9.</sup> Writing data to the Mail1 register when the $B_{0-17}$ outputs are active and MBB is HIGH. 10. Writing data to the Mail2 register when the $A_{0-35}$ outputs are active and MBA is HIGH. ### **Switching Waveforms** <sup>11.</sup> PRS1 and MBC must be HIGH during Master Reset until the rising edge of FFA/IRA goes HIGH. 12. If BE/FWFT is HIGH, then EFB/ORB will go LOW one CLKB cycle earlier than the case where BE/FWFT is LOW. # FIFO2 Master Reset Loading X1 and Y1 with a Preset Value of Eight $^{[13,\ 14]}$ PRS2 and MBC must be HIGH during Master Reset until the rising edge of FFC/IRC goes HIGH. If BE/FWFT is HIGH, then EFA/ORA will go LOW one CLKA cycle earlier than the case where BE/FWFT is LOW. # FIFO1 Partial Reset (CY Standard and FWFT Modes) $^{[12,\ 15]}$ <sup>15.</sup> MRS1 must be HIGH during Partial Reset. 16. MRS2 must be HIGH during Partial Reset. #### Parallel Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values after Reset (CY Standard and FWFT Modes) [17] CSA=LOW, W/RA=HIGH, MBA=LOW. It is not necessary to program offset register on consecutive clock cycles. t<sub>SKEW1</sub> is the minimum time between the rising CLKA edge and a rising CLKB for FFC/IRC to transition HIGH in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKA is less than t<sub>SKEW1</sub>, then FFC/IRC may transition HIGH one cycle later than shown. ### Serial Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values (CY Standard and FWFT Modes)<sup>[19]</sup> It is not necessary to program offset register bits on consecutive clock cycles. FIFO write attempts are ignored until IRA is set HIGH. t<sub>SKEW1</sub> is the minimum time between the rising CLKA edge and a rising CLKC for FFC/IRC to transition HIGH in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKC is less than t<sub>SKEW1</sub>, then FFC/IRC may transition HIGH one cycle later than show. Programmable offsets are written serially to the SD input in the order AFA offset (Y1), AEB offset (X1), AFC offset (Y2), and AEA offset (X2). ### Port A Write Cycle Timing for FIFO1 (CY Standard and FWFT Modes) #### Port C Word Write Cycle Timing for FIFO2 (CY Standard and FWFT Modes) Note: 22. Written to FIFO1. ### Port C Byte Write Cycle Timing for FIFO2 (CY Standard and FWFT Modes) ### Port B Byte Read Cycle Timing for FIFO1 (CY Standard and FWFT Modes) [23] #### Note: 23. Unused bytes $B_{9-17}$ contain all zeroes for byte-size reads. #### Port B Word Read Cycle Timing for FIFO1 (CY Standard and FWFT Modes) #### Port A Read Cycle Timing for FIFO2 (CY Standard and FWFT Modes) Note: 24. Read From FIFO2. # ORB Flag Timing and First Data Word Fall Through when FIFO1 is Empty (FWFT Mode)<sup>[25]</sup> <sup>25.</sup> If Port B size is word or byte, ORB is set LOW by the last word or byte read from FIFO2, respectively. 26. t<sub>SKEW1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for ORB to transition HIGH and to clock the next word to the FIFO1 output register in three CLKB cycles. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>SKEW1</sub>, then the transition of ORB HIGH and load of the first word to the output register may occur one CLKB cycle later than shown. **EFB** Flag Timing and First Data Read Fall Through when FIFO1 is Empty (CY Standard Mode) [27] If Port B size is word or byte, EFB is set LOW by the last word or byte read from FIFO1, respectively. t<sub>SKEW1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for EFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>SKEW1</sub>, then the transition of EFB HIGH may occur one CLKB cycle later than shown. ### ORA Flag Timing and First Data Word Fall Through when FIFO2 is Empty (FWFT Mode)<sup>[29]</sup> If Port B size is word or byte, t<sub>SKEW1</sub> is referenced to the rising CLKC edge that writes the last word or byte of the long word, respectively. t<sub>SKEW1</sub> is the minimum time between a rising CLKC edge and a rising CLKA edge for ORA to transition HIGH and to clock the next word to the FIFO2 output register in three CLKA cycles. If the time between the rising CLKC edge and rising CLKA edge is less than t<sub>SKEW1</sub>, then the transition of ORA HIGH and load of the first word to the output register may occur one CLKA cycle later than shown. $\overline{\text{EFA}}$ Flag Timing and First Data Read when FIFO2 is Empty (CY Standard Mode) $^{[31]}$ If Port C size is word or byte, t<sub>SKEW1</sub> is referenced to the rising CLKC edge that writes the last word or byte of the long word, respectively. t<sub>SKEW1</sub> is the minimum time between a rising CLKC edge and a rising CLKA edge for EFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKC edge and rising CLKA edge is less than t<sub>SKEW1</sub>, then the transition of EFA HIGH may occur one CLKA cycle later than shown. ### IRA Flag Timing and First Available Write when FIFO1 is Full (FWFT Mode) [33] <sup>33.</sup> If Port B size is word or byte, t<sub>SKEW1</sub> is referenced to the rising CLKB edge that reads the last word or byte write of the long word, respectively. 34. t<sub>SKEW1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for IRA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>SKEW1</sub>, then IRA may transition HIGH one CLKA cycle later than shown. $\overline{\text{FFA}}$ Flag Timing and First Available Write when FIFO1 is Full (CY Standard Mode) $^{[33]}$ <sup>35.</sup> t<sub>SKEW1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for FFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>SKEW1</sub>, then the transition of FFA HIGH may occur one CLKA cycle later than shown. ## IRC Flag Timing and First Available Write when FIFO2 is Full (FWFT Mode) $^{[36]}$ <sup>36.</sup> If Port C size is word or byte, IRC is set LOW by the last word or byte write of the long word, respectively. 37. t<sub>SKEW1</sub> is the minimum time between a rising CLKA edge and a rising CLKC edge for IRC to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKC edge is less than t<sub>SKEW1</sub>, then the transition of IRC HIGH may occur one CLKC cycle later than shown. ### FFC Flag Timing and First Available Write when FIFO2 is Full (CY Standard Mode)[38] If Port C size is word or byte, FFC is set LOW by the last word or byte write of the long word, respectively. t<sub>SKEW1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for FFC to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKC edge is less than t<sub>SKEW1</sub>, then the transition of FFC HIGH may occur one CLKC cycle later than shown. ### Timing for AEB when FIFO2 is Almost Empty (CY Standard and FWFT Modes)<sup>[40, 41]</sup> # Timing for $\overline{\text{AEA}}$ when FIFO2 is Almost Empty (CY Standard and FWFT Modes) $^{[43,\ 44]}$ - FIFO1 Write (CSA = LOW, W/RA = LOW, MBA = LOW), FIFO1 Read (CSB = LOW, W/RB = HIGH, MBB = LOW). Data in the FIFO1 output register has been read from the FIFO. - read from the FIFO. If Port B size is word or byte, $\overline{AEB}$ is set LOW by the last word or byte read from FIFO1, respectively. $t_{SKEW2}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for $\overline{AEB}$ to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than $t_{SKEW2}$ , then $\overline{AEB}$ may transition HIGH one CLKB cycle later than shown. FIFO2 Write (MBB = LOW), FIFO2 Read (CSA = LOW, WRA = LOW), MBA = LOW). Data in the FIFO2 output register has been read from the FIFO. If Port C size is word or byte, $t_{SKEW2}$ is referenced to the rising CLKC edge that writes the last word or byte of the long word, respectively. $t_{SKEW2}$ is the minimum time between a rising CLKC edge and a rising CLKA edge for $\overline{AEA}$ to transition HIGH in the next CLKA cycle. If the time between the rising CLKC edge and rising CLKA edge is less than $t_{SKEW2}$ , then $\overline{AEA}$ may transition HIGH one CLKA cycle later than shown. ### Timing for $\overline{\text{AFA}}$ when FIFO1 is Almost Full (CY Standard and FWFT Modes) [46, 47, 48] Timing for $\overline{\text{AFC}}$ when FIFO2 is Almost Full (CY Standard and FWFT Modes) $^{[43,\,47,\,50]}$ FIFO1 Write (CSA = LOW, W/RA = HIGH, MBA = LOW), FIFO1 Read (CSB = LOW, MBB = LOW). Data in the FIFO1 output register has been read from 46. the FIFO. 1. D = Maximum FIFO Depth = 256 for the CY7C43626, 512 for the CY7C43636, 1K for the CY7C43646, 4K for the CY7C43666, and 16K for the CY7C43686. 2. Maximum FIFO Depth = 256 for the CY7C43626, 512 for the CY7C43636, 1K for the CY7C43646, 4K for the CY7C43666, and 16K for the CY7C43686. 3. If Port B size is word or byte, t<sub>SKEW2</sub> is referenced to the rising CLKB edge that writes the last word or byte of the long word, respectively. 4. SKEW2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>SKEW2</sub>, then AFA may transition HIGH one CLKB cycle later than shown. 5. If Port C size is word or byte, AFC is set LOW by the last word or byte write of the long word, respectively. 5. t<sub>SKEW2</sub> is the minimum time between a rising CLKC edge and a rising CLKA edge for AFC to transition HIGH in the next CLKC cycle. If the time between the rising CLKC edge and rising CLKA edge is less than t<sub>SKEW2</sub>, then AFC may transition HIGH one CLKA cycle later than shown. ### Timing for Mail1 Register and MBF1 Flag (CY Standard and FWFT Modes)<sup>[52]</sup> #### Note <sup>52.</sup> If Port B is configured for word size, data can be written to the Mail1 register using A<sub>0-17</sub> (A<sub>18-35</sub> are don't care inputs). In this first case B<sub>0-17</sub> will have valid data). If Port B is configured for byte size, data can be written to the Mail1 Register using A<sub>0-8</sub> (A<sub>9-35</sub> are don't care inputs). In this second case, B<sub>0-8</sub> will have valid data (B<sub>9-17</sub> will be indeterminate). ### Timing for Mail2 Register and MBF2 Flag (CY Standard and FWFT Modes)<sup>[53]</sup> # $\textbf{FIFO1 Retransmit Timing}^{[54,\ 55,\ 56,\ 57]}$ - 53. If Port C is configured for word size, data can be written to the Mail2 register using C<sub>0-17</sub>. In this first case A<sub>0-17</sub> will have valid data (A<sub>18-35</sub> will be indeterminate). If Port C is configured for byte size, data can be written to the Mail2 Register using B<sub>0-8</sub> (B<sub>9-17</sub> are don't care inputs). In this second case, Indeterminate). If Port o is configured on byte size, data can be written to the Mailz Register during $D_{0-8}$ ( $D_{9-1}$ ) and don't start a size $D_{0-8}$ will have valid data ( $D_{9-3}$ will be indeterminate). 54. Retransmit is performed in the same manner for FIFO2. 55. Clocks are free-running in this case. 56. The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at t<sub>RTR</sub>. 57. For the synchronous PAE and PAF flags (SMODE), an appropriate clock cycle is necessary after t<sub>RTR</sub> to update these flags. ### **Signal Description** #### Master Reset (MRS1, MRS2) Each of the two FIFO memories of the CY7C436X6 undergoes a complete reset by taking its associated Master Reset (MRS1, MRS2) input LOW for at least four Port A clock (CLKA) and four Port B clock (CLKB) LOW-to-HIGH transitions. The Master Reset inputs can switch asynchronously to the clocks. A Master Reset initializes the internal read and write pointers and forces the Full/Input Ready flag (FFA/IRA, FFC/IRC) LOW, the Empty/Output Ready flag (EFA/ORA, EFB/ORB) LOW, the Almost Empty flag (AEA, AEB) LOW, and the Almost Full flag (AFA, AFC) HIGH. A Master Reset also forces the Mailbox flag (MBF1, MBF2) of the parallel mailbox register HIGH. After a Master Reset, the FIFO's Full/Input Ready flag is set HIGH after two clock cycles to begin normal operation. A Master Reset must be performed on the FIFO after power-up, before data is written to its memory. A LOW-to-HIGH transition on a FIFO Master Reset (MRS1, MRS2) input latches the value of the Big Endian (BE) input or determines the order by which bytes are transferred through Port B. A LOW-to-HIGH transition on a FIFO reset ( $\overline{MRS1}$ , $\overline{MRS2}$ ) input latches the values of the Flag select (FS0, FS1) and Serial Programming Mode ( $\overline{SPM}$ ) inputs for choosing the Almost Full and Almost Empty offset programming method (see Almost Empty and Almost Full flag offset programming below). #### Partial Reset (PRS1, PRS2) Each of the two FIFO memories of the CY7C436X6 undergoes a limited reset by taking its associated Partial Reset (PRS1, PRS2) input LOW for at least four Port A clock (CLKA) and four Port B clock (CLKB) LOW-to-HIGH transitions. The Partial Reset inputs can switch asynchronously to the clocks. A Partial Reset initializes the internal read and write pointers and forces the Full/Input Ready flag (FFA/IRA, FFC/IRC) LOW, the Empty/Output Ready flag (EFA/ORA, EFB/ORB) LOW, the Almost Empty flag (AEA, AEB) LOW, and the Almost Full flag (AFA, AFC) HIGH. A Partial Reset also forces the Mailbox flag (MBF1, MBF2) of the parallel mailbox register HIGH. After a Partial Reset, the FIFO's Full/Input Ready flag is set HIGH after two clock cycles to begin normal operation. Whatever flag offsets, programming method (parallel or serial), and timing mode (FWFT or CY Standard mode) are currently selected at the time a Partial Reset is initiated, those settings will remain unchanged upon completion of the reset operation. A Partial Reset may be useful in the case where reprogramming a FIFO following a Master Reset would be inconvenient. #### Big Endian/First-Word Fall-Through (BE/FWFT) This is a dual-purpose pin. At the time of Master Reset, the BE select function is active, permitting a choice of Big or Little Endian byte arrangement for data written to or read from Port B. This selection determines the order by which bytes (or words) of data are transferred through this port. For the following illustrations, assume that a byte (or word) bus size has been selected for Port B. (Note that when Port B is configured for a long-word size, the Big Endian function has no application and the BE input is a "don't care.") A HIGH on the BE/FWFT input when the Master Reset (MRS1 and MRS2) inputs go from LOW to HIGH will select a Big En- dian arrangement. When data is moving in the direction from Port A to Port B, the most significant byte (word) of the longword written to Port A will be read from Port B first; the least significant byte (word) of the long-word written to Port A will be read from Port B last. When data is moving in the direction from Port C to Port A, the byte (word) written to Port C first will be read from Port A as the most significant byte (word) of the long-word; the byte (word) written to Port C last will be read from Port A as the least significant byte (word) of the long-word. A LOW on the BE/FWFT input when the Master Reset (MRS1 and MRS2) inputs go from LOW to HIGH will select a Little Endian arrangement. When data is moving in the direction from Port A to Port B, the least significant byte (word) of the long-word written to Port A will be read from Port B first; the most significant byte (word) of the long-word written to Port A will be read from Port B last. When data is moving in the direction from Port C to Port A, the byte (word) written to Port C first will be read from port A as the least significant byte (word) of the long-word; the byte (word) written to Port C last will be read from Port A as the most significant byte (word) of the long-word After Master Reset, the FWFT select function is active, permitting a choice between two possible timing modes: CY Standard Mode or First-Word Fall-Through (FWFT) Mode. Once the Master Reset (MRS1, MRS2) input is HIGH, a HIGH on the BE/FWFT input during the next LOW-to-HIGH transition of CLKA (for FIFO1) and CLKB (for FIFO2) will select CY Standard Mode. This mode uses the Empty Flag function (EFA, EFB) to indicate whether or not there are any words present in the FIFO memory. It uses the Full Flag function (FFA, FFC) to indicate whether or not the FIFO memory has any free space for writing. In CY Standard Mode, every word read from the FIFO, including the first, must be requested using a formal read operation. Once the Master Reset ( $\overline{\text{MRS1}}$ , $\overline{\text{MRS2}}$ ) input is HIGH, a LOW on the BE/ $\overline{\text{FWFT}}$ input at the second LOW-to-HIGH transition of CLKA (for FIFO1) and CLKC (for FIFO2) will select FWFT Mode. This mode uses the Output Ready function (ORA, ORB) to indicate whether or not there is valid data at the data outputs ( $A_{0-35}$ or $B_{0-17}$ ). It also uses the Input Ready function (IRA, IRC) to indicate whether or not the FIFO memory has any free space for writing. In the FWFT mode, the first word written to an empty FIFO goes directly to data outputs, no read request necessary. Subsequent words must be accessed by performing a formal read operation. Following Master Reset, the level applied to the BE/FWFT input to choose the desired timing mode must remain static throughout the FIFO operation. #### **Programming the Almost Empty and Almost Full Flags** Four registers in the CY7C436X6 are used to hold the offset values for the Almost Empty and Almost Full flags. The Port B Almost Empty flag (AEB) offset register is labeled X1 and the Port A Almost Empty flag (AEA) offset register is labeled X2. The Port A Almost Full flag (AFA) offset register is labeled Y1 and the Port C Almost Full flag (AFC) offset register is labeled Y2. The index of each register name corresponds with preset values during the reset of a FIFO, programmed in parallel using the FIFO's Port A data inputs, or programmed in serial using the Serial Data (SD) input (see *Table 1*). To load a FIFO's Almost Empty flag and Almost Full flag offset registers with one of the three preset values listed in *Table 1*, the Serial Program Mode (\$\overline{SPM}\$) and at least one of the flag-select inputs must be HIGH during the LOW-to-HIGH transition of its Master Reset input (\$\overline{MRS1}\$ and \$\overline{MRS2}\$). For example, to load the preset value of 64 into X1 and Y1, \$\overline{SPM}\$, FS0, and FS1 must be HIGH when FIFO1 reset (\$\overline{MRS1}\$) returns HIGH. Flag-offset registers associated with FIFO2 are loaded with one of the preset values in the same way with Master Reset (\$\overline{MRS2}\$). When using one of the preset values for the flag offsets, the FIFOs can be reset simultaneously or at different times. To program the X1, X2, Y1, and Y2 registers from Port A, perform a Master Reset on both FIFOs simultaneously with SPM HIGH and FS0 and FS1 LOW during the LOW-to-HIGH transition of MRS1 and MRS2. After this reset is complete, the first four writes to FIFO1 do not store data in RAM but load the offset registers in the order Y1, X1, Y2, X2. The Port A data inputs used by the offset registers are $(A_{0-7})$ , $(A_{0-8})$ , $(A_{0-9})$ , $(A_{0-11})$ , or $(A_{0-13})$ , for the CY7C436X6, respectively. The highest numbered input is used as the most significant bit of the binary number in each case. Valid programming values for the registers range from 1 to 252 for the CY7C43626; 1 to 508 for the CY7C43636; 1 to 1012 for the CY7C43646; 1 to 4092 for the CY7C43666; 1 to 16380 for the CY7C43686. After all the offset registers are programmed from Port A, the Port C Full/ Input Ready (FFC/IRC) is set HIGH and both FIFOs begin normal operation. To program the X1, X2, Y1, and Y2 registers serially, initiate a Master Reset with \$\overline{SPM}\$ LOW, FS0/SD LOW and FS1/\$\overline{SEN}\$ HIGH during the LOW-to-HIGH transition of \$\overline{MRS1}\$ and \$\overline{MRS2}\$. After this reset is complete, the X and Y register values are loaded bit-wise through the FS0/SD input on each LOW-to-HIGH transition of CLKA that the FS1/\$\overline{SEN}\$ input is LOW. 32, 36, 40, 48, or 56 bit writes are needed to complete the programming for the CY7C436X6, respectively. The four registers are written in the order Y1, X1, Y2, and, finally, X2. The first-bit write stores the most significant bit of the Y1 register and the last-bit write stores the least significant bit of the X2 register. Each register value can be programmed from 1 to 252 (CY7C43626), 1 to 508 (CY7C43636), 1 to 1020 (CY7C43646), 1 to 4092 (CY7C43666), or 1 to 16380 (CY7C43686). When the option to program the offset registers serially is chosen, the Port A Full/Input Ready (FFA/IRA) flag remains LOW until all register bits are written. FFA/IRA is set HIGH by the LOW-to-HIGH transition of CLKA after the last bit is loaded to allow normal FIFO1 operation. The Port C Full/Input ready (FFC/IRC) flag also remains LOW throughout the serial programming process, until all register bits are written. FFC/IRC is set HIGH by the LOW-to-HIGH transition of CLKC after the last bit is loaded to allow normal FIFO2 operation. SPM, FS0/SD, and FS1/SEN function the same way in both CY Standard and FWFT modes. #### FIFO Write/Read Operation The state of the Port A data (A $_{0-35}$ ) lines is controlled by Port A Chip Select ( $\overline{\text{CSA}}$ ) and Port A Write/Read Select (W/RA). The A $_{0-35}$ lines are in the high-impedance state when either $\overline{\text{CSA}}$ or W/RA is HIGH. The A $_{0-35}$ lines are active outputs when both $\overline{\text{CSA}}$ and W/RA are LOW. Data is loaded into FIFO1 from the $A_{0-35}$ inputs on a LOW-to-HIGH transition of CLKA when $\overline{\text{CSA}}$ is LOW, W/ $\overline{\text{RA}}$ is HIGH, ENA is HIGH, MBA is LOW, and FFA/IRA is HIGH. Data is read from FIFO2 to the $A_{0-35}$ outputs by a LOW-to-HIGH transition of CLKA when $\overline{\text{CSA}}$ is LOW, W/RA is LOW, ENA is HIGH, MBA is LOW, and $\overline{\text{EFA}}$ /ORA is HIGH (see Table~2). FIFO reads and writes on Port A are independent of any concurrent Port B operation. The state of the Port B data ( $B_{0-17}$ ) lines is controlled by the Port B Chip Select ( $\overline{CSB}$ ) and Port B Read select (RENB). The $B_{0-17}$ lines are in the high-impedance state when either $\overline{CSB}$ is HIGH or RENB is LOW. The $B_{0-17}$ lines are active outputs when $\overline{CSB}$ is LOW and RENB is HIGH. Data is loaded into FIFO2 from the $C_{0-17}$ inputs on a LOW-to-HIGH transition of CLKC when WENC is LOW, MBC is LOW, and FFC/IRC is HIGH. Data is read from FIFO1 to the $B_{0-17}$ outputs by a LOW-to-HIGH transition of CLKB when $\overline{CSB}$ is LOW, RENB is HIGH, MBB is LOW, and $\overline{EFB}/ORB$ is HIGH (see *Table 3*). FIFO reads on Port B and writes to Port C are independent of any concurrent Port A operation. The set-up and hold time constraints to the port clocks for the port Chip Selects and Write/Read Selects are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port's Chip Select and Write/Read Select may change states during the set-up and hold time window of the cycle. When operating the FIFO in FWFT Mode with the Output Ready flag LOW, the next word written is automatically sent to the FIFO's output register by the LOW-to-HIGH transition of the port clock that sets the Output Ready flag HIGH, data residing in the FIFO's memory array is clocked to the output register only when a read is selected using the port's Chip Select, Write/Read Select, Enable, and Mailbox Select. When operating the FIFO in CY Standard Mode, regardless of whether the Empty Flag is LOW or HIGH, data residing in the FIFO's memory array is clocked to the output register only when a read is selected using the port's Chip Select, Write/Read Select, Enable, and Mailbox Select. #### Synchronized FIFO Flags Each FIFO is synchronized to its port clock through at least two flip-flop stages. This is done to improve flag-signal reliability by reducing the probability of the metastable events when CLKA, CLKB, and CLKC operate asynchronously to one another. EFA/ORA, ĀEĀ, FFA/IRA, and ĀFĀ are synchronized to CLKA. EFB/ORB and ĀEB are synchronized to CLKB. FFC/IRC and ĀFC are synchronized to CLKC. Table 5 and Table 6 show the relationship of each port flag to FIFO1 and FIFO2. #### Empty/Output Ready Flags (EFA/ORA, EFB/ORB) These are dual-purpose flags. In the FWFT Mode, the Output Ready (ORA, ORB) function is selected. When the Output Ready flag is HIGH, new data is present in the FIFO output register. When the Output Ready flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored. In the CY Standard Mode, the Empty Flag (EFA, EFB) function is selected. When the Empty flag is HIGH, data is available in the FIFO's RAM memory for reading to the output register. When Empty flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored. The Empty/Output Ready flag of a FIFO is synchronized to the port clock that reads data from its array. For both the FWFT and CY Standard modes, the FIFO read pointer is incremented each time a new word is clocked to its output register. The state machine that controls an Output Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is empty, empty+1, or empty+2. In FWFT Mode, from the time a word is written to a FIFO, it can be shifted to the FIFO output register in a minimum of three cycles of the Output Ready flag synchronizing clock. Therefore, an Output Ready flag is LOW if a word in memory is the next data to be sent to the FIFO output register and three cycles have not elapsed since the time the word was written. The Output Ready flag of the FIFO remains LOW until the third LOW-to-HIGH transition of the synchronizing clock occurs, simultaneously forcing the Output Ready flag HIGH and shifting the word to the FIFO output register. In the CY Standard Mode, from the time a word is written to a FIFO, the Empty Flag will indicate the presence of data available for reading in a minimum of two cycles of the Empty Flag synchronizing clock. Therefore, an Empty Flag is LOW if a word in memory is the next data to be sent to the FIFO output register and two cycles have not elapsed since the time the word was written. The Empty Flag of the FIFO remains LOW until the second LOW-to-HIGH transition of the synchronizing clock occurs, forcing the Empty Flag HIGH; only then can data be read. A LOW-to-HIGH transition on an Empty/Output Ready flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time t<sub>SKEW1</sub> or greater after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle. #### Full/Input Ready Flags (FFA/IRA, FFC/IRC) This is a dual-purpose flag. In FWFT Mode, the Input Ready (IRA and IRC) function is selected. In CY Standard Mode, the Full Flag (FFA and FFC) function is selected. For both timing modes, when the Full/Input Ready flag is HIGH, a memory location is free in the SRAM to receive new data. No memory locations are free when the Full/Input Ready flag is LOW and attempted writes to the FIFO are ignored. The Full/Input Ready flag of a FIFO is synchronized to the port clock that writes data to its array. For both FWFT and CY Standard modes, each time a word is written to a FIFO, its write pointer is incremented. The state machine that controls a Full/Input Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is full, full–1, or full–2. From the time a word is read from a FIFO, its previous memory location is ready to be written to in a minimum of two cycles of the Full/Input Ready flag synchronizing clock. Therefore, an Full/Input Ready flag is LOW if less than two cycles of the Full/Input Ready flag synchronizing clock have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on the Full/Input Ready flag synchronizing clock after the read sets the Full/Input Ready flag HIGH. A LOW-to-HIGH transition on a Full/Input Ready flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time $t_{\rm SKEW1}$ or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle. #### Almost Empty Flags (AEA, AEB) The Almost Empty flag of a FIFO is synchronized to the port clock that reads data from its array. The state machine that controls an Almost Empty flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is almost empty, almost empty+1, or almost empty+2. The Almost Empty state is defined by the contents of register X1 for AEB and register X2 for AEA. These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see Almost Empty flag and Almost Full flag offset programming above). An Almost Empty flag is LOW when its FIFO contains X or less words and is HIGH when its FIFO contains (X+1) or more words. A data word present in the FIFO output register has been read from memory. Two LOW-to-HIGH transitions of the Almost Empty flag synchronizing clock are required after a FIFO write for its Almost Empty flag to reflect the new level of fill. Therefore, the Almost Full flag of a FIFO containing (X+1) or more words remains LOW if two cycles of its synchronizing clock have not elapsed since the write that filled the memory to the (X+1) level. An Almost Empty flag is set HIGH by the second LOW-to-HIGH transition of its synchronizing clock after the FIFO write that fills memory to the (X+1) level. A LOW-to-HIGH transition of an Almost Empty flag synchronizing clock begins the first synchronization cycle if it occurs at time t<sub>SKEW2</sub> or greater after the write that fills the FIFO to (X+1) words. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle. ### Almost Full Flags (AFA, AFC) The Almost Full flag of a FIFO is synchronized to the port clock that writes data to its array. The state machine that controls an Almost Full flag monitors a write pointer and read pointer comparator that indicates when the FIFO SRAM status is almost full, almost full-1, or almost full-2. The Almost Full state is defined by the contents of register Y1 for AFA and register Y2 for AFC. These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see Almost Empty flag and Almost Full flag offset programming above). An Almost Full flag is LOW when the number of words in its FIFO is greater than or equal to (256-Y), (512-Y), (1024-Y), (4096-Y), or (16384-Y) for the CY7C436X6 respectively. An Almost Full flag is HIGH when the number of words in its FIFO is less than or equal to [256-(Y+1)], [512-(Y+1)], [1024-(Y+1)], [4096-(Y+1)], or [16384-(Y+1)] for the CY7C436X6 respectively. Note that a data word present in the FIFO output register has been read from memory. Two LOW-to-HIGH transitions of the Almost Full flag synchronizing clock are required after a FIFO read for its Almost Full flag to reflect the new level of fill. Therefore, the Almost Full flag of a FIFO containing [256/512/1024/4096/16384–(Y+1)] or less words remains LOW if two cycles of its synchronizing clock have not elapsed since the read that reduced the number of words in memory to [256/512/1024/4096/16384–(Y+1)]. An Almost Full flag is set HIGH by the second LOW-to-HIGH transition of its synchronizing clock after the FIFO read that reduces the number of words in memory to [256/512/1024/4096/16384–(Y+1)]. A LOW-to-HIGH transition of an Almost Full flag synchronizing clock begins the first synchronization cycle if it occurs at time t<sub>SKEW2</sub> or greater after the read that reduces the number of words in memory to [256/512/1024/4096/ 16384–(Y+1)]. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle. #### **Mailbox Registers** Each FIFO has a 36-bit bypass register to pass command and control information between Port A and Port B/Port C without putting it in queue. The Mailbox Select (MBA, MBB, MBC) inputs choose between a mail register and a FIFO for a port data transfer operation. The usable width of both the Mail1 and Mail2 registers matches the selected bus size for Port C. A LOW-to-HIGH transition on CLKA writes $A_{0-35}$ data to the Mail1 Register when a Port A write is selected by CSA, W/RA, and ENA with MBA HIGH. When sending data from Port C to Port A via the Mail2 register, the following is the case: A LOW-to-HIGH transition on CLKC writes $C_{0-17}$ data to the Mail2 register when a Port C write is selected by WENC with MBC HIGH. If the selected Port C bus size is also 18 bits, then the usable width of the Mail2 register employs data lines $C_{0-17}.$ If the selected Port C bus size is 9 bits, then the usable width of the Mail2 register employs data lines $C_{0-8}.$ (In this case, $C_{9-17}$ are "don't care" inputs.) Writing data to a mail register sets its corresponding flag (MBF1 or MBF2) LOW. Attempted writes to a mail register are ignored while the mail flag is LOW. When data outputs of a port are active, the data on the bus comes from the FIFO output register when the port Mailbox Select input is LOW and from the mail register when the port Mailbox Select input is HIGH. The Mail1 Register flag ( $\overline{MBF1}$ ) is set HIGH by a LOW-to-HIGH transition on CLKB when a Port B read is selected by $\overline{CSB}$ , RENB, and ENB with MBB HIGH. For an 18-bit bus size, 18 bits of mailbox data are placed on B<sub>0-17</sub>. For a 9-bit bus size, 9 bits of mailbox data are placed on B<sub>0-8</sub>. (In this case, B<sub>9-17</sub> are indeterminate.) The Mail2 Register flag (MBF2) is set HIGH by a LOW-to-HIGH transition on CLKA when a Port A read is selected by CSA, W/RA, and ENA with MBA HIGH. The data in a mail register remains intact after it is read and changes only when new data is written to the register. The Endian Select feature has no effect on the mailbox data. #### **Bus Sizing** The Port B and Port C buses can be configured in a 18-bit word or 9-bit byte format for data read from FIFO1 or written to FIFO2. The levels applied to the Port B Bus Size Select (SIZEB) and the Port C Bus Size Select (SIZEC) determine the width of the buses. The bus size can be selected independently for Ports B and C. These levels should be static throughout FIFO operation. Both bus size selections are implemented at the completion of Master Reset, by the time the Full/Input Ready flag is set HIGH. Two different methods for sequencing data transfer are available for Port B when the bus size selection is either byte or word-size. They are referred to as Big Endian (most significant byte first) and Little Endian (least significant byte first). The level applied to the Big Endian Select (BE) input during the LOW-to-HIGH transition of MRS1 and MRS2 selects the endi- an method that will be active during FIFO operation. BE is a "don't care" input when the bus size selected for Port B is longword. The endian method is implemented at the completion of Master Reset, by the time the Full/Input Ready flag is set HIGH Only 36-bit long-word data is written to or read from the two FIFO memories on the CY7C436X6. Bus-matching operations are done after data is read from the FIFO1 RAM and before data is written to FIFO2 RAM. These bus-matching operations are not available when transferring data via mailbox registers. Furthermore, both the word- and byte-size bus selections limit the width of the data bus that can be used for mail register operations. In this case, only those byte lanes belonging to the selected word- or byte-size bus can carry mailbox data. The remaining data outputs will be indeterminate. The remaining data inputs will be "don't care" inputs. For example, when a word-size bus is selected, then mailbox data can be transmitted only between $A_{0-17}$ and $B_{0-17}$ . When a byte-size bus is selected, then mailbox data can be transmitted only between $A_{0-8}$ and $B_{0-8}$ . #### **Bus-Matching FIFO1 Reads** Data is written to the FIFO1 RAM in 36-bit long-word increments. If byte or word size is implemented on Port B, only the first one or two bytes appear on the selected portion of the FIFO1 output register, with the rest of the long-word stored in auxiliary registers. In this case, subsequent FIFO1 reads output the rest of the long-word to the FIFO1 output register. When reading data from FIFO1 as byte, the unused $B_{9-17}$ outputs are indeterminate. #### **Bus-Matching FIFO2 Writes** Data is written to the FIFO2 RAM in 18-bit word increments. Data written to FIFO2 with a byte or word bus size stores the initial bytes or words in auxiliary registers. The CLKC rising edge that writes the word to FIFO2 also stores the entire longword in FIFO2 RAM. When reading data from FIFO2 in byte format, the unused $C_{8-17}$ outputs are LOW. #### Retransmit (RT1, RT2) The retransmit feature is beneficial when transferring packets of data. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary. The retransmit feature is intended for use when a number of writes equal to or less than the depth of the FIFO have occurred and at least one word has been read since the last reset cycle. A LOW pulse on $\overline{RT1},\overline{RT2}$ resets the internal read pointer to the first physical location of the FIFO. CLKA and CLKB may be free running but must be disabled during and $t_{RTR}$ after the retransmit pulse. With every valid read cycle after retransmit, previously accessed data is read and the read pointer is incremented until it is equal to the write pointer. Flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Data written to the FIFO after activation of $\overline{RT1}, \, \overline{RT2}$ are transmitted also. The full depth of the FIFO can be repeatedly retransmitted. #### **PORT B BUS SIZING** A<sub>18-26</sub> $A_{27-35}$ $A_{0-8}$ BYTE ORDER ON PORT A: Write to FIFO1 Α D В С B<sub>0-8</sub> $B_{9-\underline{17}}$ SIZEB 1st: Read from FIFO1 BE В Α Н $B_{9-17}$ $B_{0-8}$ 2nd: Read from FIFO1 С D (A) WORD SIZE – BIG ENDIAN $\mathsf{B}_{9\underline{-17}}$ $B_{0-8}$ 1st: Read from FIFO1 **SIZEB** BE D С L L B<sub>9-17</sub> B<sub>0-8</sub> 2nd: Read from FIFO1 В Α (B) WORD SIZE - LITTLE ENDIAN $B_{9-17}$ $B_{0-8}$ SIZEB 1st: Read from FIFO1 ΒE Η B<sub>0-8</sub> B<sub>9-17</sub> 2nd: Read from FIFO1 В B<sub>0-8</sub> $B_{9-17}$ 3rd: Read from FIFO1 С B<sub>0-8</sub> $B_{9-17}$ 4th: Read from FIFO1 D (C) BYTE SIZE - BIG ENDIAN $B_{9-17}$ $B_{0-8}$ SIZEB 1st: Read from FIFO1 ΒE D L Н $B_{9-\underline{17}}$ $B_{0-8}$ 2nd: Read from FIFO1 С B<sub>0-8</sub> B<sub>9-17</sub> 3rd: Read from FIFO1 В $B_{9-17}$ $B_{0-8}$ 4th: Read from FIFO1 Α (D) BYTE SIZE - LITTLE ENDIAN #### PORT C BUS SIZING A<sub>27-35</sub> $A_{0-8}$ $A_{18-26}$ A<sub>9–17</sub> BYTE ORDER ON PORT A: Read from FIFO2 Α D В С $C_{9-17}$ $C_{0-8}$ 1st: Write to FIFO2 SIZEC BE В Н L C<sub>9-17</sub> $\overline{C}_{0-8}$ 2nd: Write to FIFO2 С D (A) WORD SIZE - BIG ENDIAN $C_{0-8}$ $C_{9-17}$ 1st: Write to FIFO2 BE **SIZEC** D С $C_{0-8}$ C<sub>9-17</sub> 2nd: Write to FIFO2 В Α (B) WORD SIZE - LITTLE ENDIAN $C_{9\underline{-17}}$ $C_{0-8}$ 1st: Write to FIFO2 ΒE **SIZEC** Α Η Н C<sub>9–17</sub> $C_{0-8}$ 2nd: Write to FIFO2 В $C_{0-8}$ C<sub>9-17</sub> 3rd: Write to FIFO2 С C<sub>9-17</sub> $C_{0-8}$ 4th: Write to FIFO2 D (C) BYTE SIZE - BIG ENDIAN $C_{9-17}$ $C_{0-8}$ 1st: Write to FIFO2 BE SIZEC D L Н C<sub>9-17</sub> C<sub>0-8</sub> 2nd: Write to FIFO2 С $\overline{C}_{0-8}$ C<sub>9-17</sub> 3rd: Write to FIFO2 В $C_{0-8}$ $C_{9-17}$ 4th: Write to FIFO2 Α (D) BYTE SIZE - LITTLE ENDIAN **Table 1. Flag Programming** | SPM | FS1/SEN | FS0/SD | MRS1 | MRS2 | X1 and Y1 Registers <sup>[58]</sup> | X2 and Y2 Registers <sup>[59]</sup> | |-----|---------|--------|----------|------|-------------------------------------|-------------------------------------| | Н | Н | Н | 1 | Х | 64 | X | | Н | Н | Н | Х | 1 | X | 64 | | Н | Н | L | 1 | Х | 16 | X | | Н | Н | L | Х | 1 | X | 16 | | Н | L | Н | <b>↑</b> | Х | 8 | X | | Н | L | Н | Х | 1 | X | 8 | | Н | L | L | 1 | 1 | Parallel programming via Port A | Parallel programming via Port A | | L | Н | L | 1 | 1 | Serial programming via SD | Serial programming via SD | | L | Н | Н | 1 | 1 | Reserved | Reserved | | L | L | Н | 1 | 1 | Reserved | Reserved | | L | L | L | 1 | 1 | Reserved | Reserved | #### Table 2. Port A Enable Function Table | CSA | W/RA | ENA | MBA | CLKA | A <sub>0-35</sub> OUTPUTS | PORT FUNCTION | |-----|------|-----|-----|------|-------------------------------|----------------------------| | Н | Х | Х | Х | Х | In high-impedance state | None | | L | Н | L | Х | Х | In high-impedance state | None | | L | Н | Н | L | 1 | In high-impedance state | FIFO1 write | | L | Н | Н | Н | 1 | In high-impedance state | Mail1 write | | L | L | L | L | Х | Active, FIFO2 output register | None | | L | L | Н | L | 1 | Active, FIFO2 output register | FIFO2 read | | L | L | L | Н | Х | Active, Mail2 register | None | | L | L | Н | Н | 1 | Active, Mail2 register | Mail2 read (set MBF2 HIGH) | #### Table 3. Port B Enable Function Table | CSB | RENB | MBB | CLKB | B <sub>0-17</sub> OUTPUTS | PORT FUNCTION | |-----|------|-----|----------|-------------------------------|----------------------------| | Н | Х | Х | Х | In high-impedance state | None | | L | L | L | Х | Active, FIFO1 output register | None | | L | Н | L | <b>↑</b> | Active, FIFO1 output register | FIFO1 read | | L | L | Н | Х | Active, Mail1 register | None | | L | Н | Н | 1 | Active, Mail1 register | Mail1 read (set MBF1 HIGH) | #### Table 4. Port C Enable Function Table | WENC | MBC | CLKC | C <sub>0-17</sub> OUTPUTS | PORT FUNCTION | |------|-----|----------|---------------------------|---------------| | Н | L | <b>↑</b> | In high-impedance state | FIFO2 write | | Н | Н | <b>↑</b> | In high-impedance state | Mail2 write | | L | L | Х | In high-impedance state | None | | L | Н | Х | Active, Mail1 register | None | #### Notes: 58. X1 register holds the offset for $\overline{\text{AEB}}$ ; Y1 register holds the offset for $\overline{\text{AFA}}$ . 59. X2 register holds the offset for $\overline{\text{AEA}}$ ; Y2 register holds the offset for $\overline{\text{AFC}}$ . #### Table 5. FIFO1 Flag Operation (CY Standard and FWFT modes) | | Number of Wo | rds in FIFO Mem | nory <sup>[60, 61, 62, 63]</sup> | | Synchronized to<br>CLKB | | Synchronized to CLKA | | |---------------------------|---------------------------|----------------------------|----------------------------------|---------------------------------|-------------------------|-----|----------------------|---------| | CY7C43626 | CY7C43636 | CY7C43646 | CY7C43666 | CY7C43686 | EFB/ORB | AEB | AFA | FFA/IRA | | 0 | 0 | 0 | 0 | 0 | L | L | Н | Н | | 1 TO X1 | 1 TO X1 | 1 TO X1 | 1 TO X1 | 1 TO X1 | Н | L | Н | Н | | (X1+1) to<br>[256–(Y1+1)] | (X1+1) to<br>[512–(Y1+1)] | (X1+1) to<br>[1024–(Y1+1)] | (X1+1) to<br>[4096–(Y1+1)] | (X1+1) to<br>[16384-<br>(Y1+1)] | Н | Н | Н | Н | | (256–Y1) to<br>255 | (512–Y1) to<br>511 | (1024–Y1) to<br>1023 | (4096–Y1) to<br>4095 | (16384–Y1) to<br>16383 | Н | Н | L | Н | | 256 | 512 | 1024 | 4096 | 16384 | Н | Н | L | L | #### Table 6. FIFO2 FLAG OPERATION (CY Standard and FWFT modes) | | Number of Wo | rds in FIFO Men | nory <sup>[61, 62, 64, 65</sup> | ] | Synchronized to<br>CLKA | | Synchronized to<br>CLKC | | |---------------------------|---------------------------|----------------------------|---------------------------------|-----------------------------|-------------------------|-----|-------------------------|---------| | CY7C43626 | CY7C43636 | CY7C43646 | CY7C43666 | CY7C43686 | EFA/ORA | AEA | AFC | FFC/IRC | | 0 | 0 | 0 | 0 | 0 | L | L | Н | Н | | 1 TO X2 | 1 TO X2 | 1 TO X2 | 1 TO X2 | 1 TO X2 | Н | L | Н | Н | | (X2+1) to<br>[256–(Y2+1)] | (X2+1) to<br>[512–(Y2+1)] | (X2+1) to<br>[1024–(Y2+1)] | (X2+1) to<br>[4096–(Y2+1)] | (X2+1) to<br>[16384–(Y2+1)] | Н | Н | Н | Н | | (256–Y2) to<br>255 | (512–Y2) to<br>511 | (1024–Y2) to<br>1023 | (4096–Y2) to<br>4095 | (16384–Y2) to<br>16383 | Н | Н | L | Н | | 256 | 512 | 1024 | 4096 | 16384 | Н | Н | L | L | #### Table 7. Data Size for Word Writes to FIFO2 | Size Mode <sup>[66]</sup> | | | Write No. | Data Writte | n to FIFO2 | Data Read From FIFO2 | | | | |---------------------------|------|----|-----------|-------------------|------------------|----------------------|--------------------|-------------------|------------------| | BM | SIZE | BE | | C <sub>9-17</sub> | C <sub>0-8</sub> | A <sub>27-35</sub> | A <sub>18-26</sub> | A <sub>9-17</sub> | A <sub>0-8</sub> | | Н | L | Н | 1 | А | В | Α | В | С | D | | | | | 2 | С | D | | | | | | Н | L | L | 1 | С | D | Α | В | С | D | | | | | 2 | А | В | | | | | - 60. X1 is the Almost Empty offset for FIFO1 used by AEB. Y1 is the Almost Full offset for FIFO1 used by AFA. Both X1 and Y1 are selected during a FIFO1 reset or port A programming. When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. - Data in the output register does not count as a "word in FIFO memory". Since in FWFT mode, the first word written to an empty FIFO goes unrequested to the output register (no read operation necessary), it is not included in the FIFO memory count. The ORB and IRA functions are active during FWFT mode; the EFB and FFA functions are active in CY Standard mode. X2 is the Almost Empty offset for FIFO2 used by ĀEĀ. Y2 is the Almost Full offset for FIFO2 used by ĀFC. Both X2 and Y2 are selected during a FIFO2 reset - or port A programming. The ORA and IRC functions are active during FWFT mode; the EFA and FFC functions are active in CY Standard mode. - BE is selected at Master Reset. SIZEC must be static throughout device operation. Table 8. Data Size for Byte Writes to FIFO2 | | Size Mode <sup>[66</sup> | ] | Write No. | Data Written to FIFO2 | Data Read From FIFO2 | | | | |----|--------------------------|----|-----------|-----------------------|----------------------|--------------------|-------------------|------------------| | BM | SIZE | BE | | C <sub>0-8</sub> | A <sub>27-35</sub> | A <sub>18-26</sub> | A <sub>9-17</sub> | A <sub>0-8</sub> | | Н | Н | Н | 1 | Α | Α | В | С | D | | | | | 2 | В | | | | | | | | | 3 | С | | | | | | | | | 4 | D | | | | | | Н | Н | L | 1 | D | Α | В | С | D | | | | | 2 | С | | | | | | | | | 3 | В | | | | | | | | | 4 | A | | | | | #### Table 9. Data Size for Word Reads from FIFO1 | Size Mode <sup>[66]</sup> | | | | Data Writte | en to FIFO1 | Read No. | Data Re<br>FIF | ad From<br>O1 | | |---------------------------|------|----|--------------------|--------------------|-------------------|------------------|----------------|-------------------|------------------| | BM | SIZE | BE | A <sub>27-35</sub> | A <sub>18-26</sub> | A <sub>9-17</sub> | A <sub>0-8</sub> | | B <sub>9-17</sub> | B <sub>0-8</sub> | | Н | L | Н | Α | В | С | D | 1 | Α | В | | | | | | | | | 2 | С | D | | Н | L | L | А | В | С | D | 1 | С | D | | | | | | | | | 2 | Α | В | Table 10. Data Size for Byte Reads from FIFO1 | ; | Size Mode <sup>[66]</sup> | I | | Data Writte | | Read No. | Data Read From FIFO1 | | |----|---------------------------|----|--------------------|--------------------|-------------------|------------------|----------------------|------------------| | BM | SIZE | BE | A <sub>27-35</sub> | A <sub>18-26</sub> | A <sub>9-17</sub> | A <sub>0-8</sub> | | B <sub>0-8</sub> | | Н | Н | Н | Α | В | С | D | 1 | Α | | | | | | | | | 2 | В | | | | | | | | | 3 | С | | | | | | | | | 4 | D | | Н | Н | L | А | В | С | D | 1 | D | | | | | | | | | 2 | С | | | | | | | | | 3 | В | | | | | | | | | 4 | А | ### **Ordering Information** #### 256 x36/18x2 Tri Bus Synchronous FIFO | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|----------------|-----------------|---------------------------------|--------------------| | 7 | CY7C43626-7AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 10 | CY7C43626-10AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43626-15AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | #### 512 x36/18x2 Tri Bus Synchronous FIFO | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|----------------|-----------------|---------------------------------|--------------------| | 7 | CY7C43636-7AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 10 | CY7C43636-10AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43636-15AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | #### 1K x36/18x2 Tri Bus Synchronous FIFO | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|----------------|-----------------|---------------------------------|--------------------| | 7 | CY7C43646-7AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 10 | CY7C43646-10AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43646-15AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | #### 4K x36/18x2 Tri Bus Synchronous FIFO | Speed (ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |------------|----------------|-----------------|---------------------------------|--------------------| | 7 | CY7C43666-7AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 10 | CY7C43666-10AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43666-15AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | ### 16K x36/18x2 Tri Bus Synchronous FIFO | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|----------------|-----------------|---------------------------------|--------------------| | 7 | CY7C43686-7AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 10 | CY7C43686-10AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43686-15AC | A128 | 128-Lead Thin Quad Flat Package | Commercial | | 15 | CY7C43686-15AI | A128 | 128-Lead Thin Quad Flat Package | Industrial | Shaded area contains advance information. Document #: 38-00701-B #### **Package Diagram** #### 128-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A128