### **General Description** The MAX3872 is a compact, multirate clock and data recovery with limiting amplifier for OC-3, OC-12, OC-24, OC-48, OC-48 with FEC SONET/SDH and Gigabit Ethernet (1.25Gbps/2.5Gbps) applications. Without using an external reference clock, the fully integrated phaselocked loop (PLL) recovers a synchronous clock signal from the serial NRZ data input. The input data is then retimed by the recovered clock, providing a clean data output. An additional serial input (SLBI±) is available for system loopback diagnostic testing. Alternatively, this input can be connected to a reference clock to maintain a valid clock output in the absence of data transitions. The device also includes a loss-of-lock (LOL) output. The MAX3872 contains a vertical threshold control to compensate for optical noise due to EDFAs in DWDM transmission systems. The recovered data and clock outputs are CML with on-chip $50\Omega$ back termination on each line. Its jitter performance exceeds all SONET/SDH specifications. The MAX3872 operates from a single +3.3V supply and typically consumes 580mW. It is available in a 5mm x 5mm 32-pin thin QFN with exposed-pad package and operates over a -40°C to +85°C temperature range. ### **Applications** SONET/SDH Receivers and Regenerators Add/Drop Multiplexers Digital Cross-Connects SONET/SDH Test Equipment **DWDM Transmission Systems** Access Networks #### **Features** - ♦ Multirate Data Input: 2.667Gbps (FEC), 2.488Gbps, 1.244Gbps, 622.08Mbps, 155.52Mbps, 1.25Gbps/2.5Gbps (Ethernet) - ♦ Reference Clock Not Required for Data Acquisition - ♦ Exceeds ANSI, ITU, and Bellcore SONET/SDH **Jitter Specifications** - ♦ 2.7mUIRMS Jitter Generation - ♦ 10mV<sub>P-P</sub> Input Sensitivity Without Threshold **Adjust** - ♦ 0.65Ulp-p High-Frequency Jitter Tolerance - ♦ ±170mV Input Threshold Adjust Range - ♦ Clock Holdover Capability Using Frequency-Selectable Reference Clock - ♦ Serial Loopback Input Available for System **Diagnostic Testing** - ♦ Loss-of-Lock (LOL) Indicator ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | PKG<br>CODE | |------------|----------------|-------------|-------------| | MAX3872EGJ | -40°C to +85°C | 32 QFN | G3255-1 | #### Pin Configuration appears at end of data sheet. ## **Typical Application Circuit** NIXIN #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage, V <sub>CC</sub> 0.5V to +5.0V | |-----------------------------------------------------------------------------------------------------------------| | Input Voltage Levels (SDI+, SDI-, SLBI+, SLBI-)(V <sub>CC</sub> - 1.0V) to (V <sub>CC</sub> + 0.5V) | | Input Current Levels (SDI+, SDI-, SLBI+, SLBI-)±20mA | | CML Output Current | | (SDO+, SDO-, SCLKO+, SCLKO-)±22mA<br>Voltage at LOL, LREF, SIS, FIL, | | RATESET, FREFSET, RS1, RS2,<br>V <sub>CTRL</sub> , V <sub>REF</sub> , CAZ+, CAZ0.5V to (V <sub>CC</sub> + 0.5V) | | Continuous Power Dissipation (T <sub>A</sub> = +85°C) | |-------------------------------------------------------| | 32-Pin QFN (derate 21.3mW/°C above +85°C)1384mW | | Operating Junction Temperature Range55°C to +150°C | | Storage Temperature Range55°C to +150°C | | Processing Temperature (die)+400°C | | Lead Temperature (soldering, 10s)+300°C | | Lead Temperature (Soldering, 103) | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### DC ELECTRICAL CHARACTERISTICS $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values at } V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|------------------|-----------------------------------|---------------------------|---------------------------|---------------------------|-------------------| | Supply Current | Icc | (Note 2) | | 175 | 215 | mA | | INPUT SPECIFICATIONS (SDI±, | SLBI±) | | | | | | | Single-Ended Input Voltage<br>Range | VIS | Figure 1 | V <sub>C</sub> C<br>- 0.8 | | V <sub>C</sub> C<br>+ 0.4 | V | | Input Common-Mode Voltage | | Figure 1 | V <sub>C</sub> C<br>- 0.4 | | Vcc | V | | Input Termination to V <sub>CC</sub> | RIN | | 42.5 | 50 | 57.5 | Ω | | THRESHOLD-SETTING SPECIFI | CATIONS (SE | DI±) | | | | | | Differential Input Voltage Range (SDI±) | | Threshold adjust enabled | 50 | | 600 | mV <sub>P-P</sub> | | Threshold Adjustment Range | V <sub>TH</sub> | Figure 2 | -170 | | +170 | mV | | Threshold Control Voltage | VCTRL | Figure 2 (Note 3) | 0.3 | | 2.1 | V | | Threshold Control Linearity | | | | ±5 | | % | | Threshold Setting Accuracy | | Figure 2 | -18 | | +18 | mV | | Threshold Setting Stability | | 15mV ≤ IV <sub>TH</sub> I ≤ 80mV | -6 | | +6 | mV | | Threshold Setting Stability | | 80mV < IV <sub>TH</sub> I ≤ 170mV | -12 | | +12 | IIIV | | Maximum Input Current | ICTRL | | -10 | | +10 | μΑ | | Reference Voltage Output | V <sub>REF</sub> | | 2.14 | 2.2 | 2.24 | V | | CML OUTPUT SPECIFICATIONS | (SDO±, SCL | KO±) | | | | | | CML Differential Output Swing | | (Note 4) | 600 | 800 | 1000 | mV <sub>P-P</sub> | | CML Differential Output Impedance | Ro | | 85 | 100 | 115 | Ω | | CML Output Common-Mode<br>Voltage | | (Note 4) | | V <sub>C</sub> C<br>- 0.2 | | V | ### DC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values at } V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------|-----------------|--------------------------------------|-----|-----|-----|-------| | LVTTL INPUT/OUTPUT SPECIFIC | ATIONS (LO | L, LREF, RATESET, RS1, RS2, FREFSET) | | | | | | LVTTL Input High Voltage | VIH | | 2.0 | | | V | | LVTTL Input Low Voltage | VIL | | | | 8.0 | V | | LVTTL Input Current | | | -10 | | +10 | μΑ | | LVTTL Output High Voltage | Voh | $I_{OH} = +20\mu A$ | 2.4 | | | V | | LVTTL Output Low Voltage | V <sub>OL</sub> | $I_{OL} = -1mA$ | | • | 0.4 | V | **Note 1:** At -40°C, DC characteristics are guaranteed by design and characterization. Note 2: CML outputs open. Note 3: Voltage applied to V<sub>CTRL</sub> pin is from +0.3V to +2.1V when input threshold is adjusted from +170mV to -170mV. **Note 4:** $R_L = 50\Omega$ to $V_{CC}$ . #### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V} \text{ and } T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ (Note 5) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|---------------------|----------------------------------------------|-------|---------|------|--------------------| | Serial Input Data Rate | | | | Table 2 | | | | Differential Input Voltage (SDI±) | V <sub>ID</sub> | Threshold adjust disabled, Figure 1 (Note 6) | 10 | | 1600 | mV <sub>P-P</sub> | | Differential Input Voltage (SLBI±) | | BER ≤ 10 <sup>-10</sup> | 50 | | 800 | mV <sub>P-P</sub> | | | | OC-3 | | 80 | 130 | | | Jitter Transfer Bandwidth | J <sub>BW</sub> | OC-12 | | 370 | 500 | kHz | | | | OC-48 | | 1500 | 2000 | | | Jitter Peaking | JP | f ≤ J <sub>BW</sub> | | | 0.1 | dB | | | | f = 100kHz | 3.1 | 8.0 | | | | Sinusoidal Jitter Tolerance<br>OC-48 | | f = 1MHz | 0.62 | 0.93 | | Ulp-p | | 00-46 | | f = 10MHz | 0.44 | 0.65 | | | | | | f = 25kHz | 2.9 | 8.3 | | | | Sinusoidal Jitter Tolerance<br>OC-12 | | f = 250kHz | 0. 59 | 1.03 | | UI <sub>P-P</sub> | | 00-12 | | f = 2.5MHz | 0.42 | 0.63 | | | | | | f = 6.5kHz | 2.9 | 7.8 | | | | Sinusoidal Jitter Tolerance<br>OC-3 | | f = 65kHz | 0.59 | 1.05 | | UI <sub>P-P</sub> | | 00-3 | | f = 650kHz | 0.42 | 0.64 | | | | Sinusoidal Jitter Tolerance with | | f = 100kHz | | 7.1 | | | | Threshold Adjust Enabled | | f = 1MHz | | 0.82 | | Ulp-p | | OC-48 (Note 7) | | f = 10MHz | | 0.54 | | | | Jitter Generation | JGEN | (Note 8) | | 2.7 | 4.0 | mUI <sub>RMS</sub> | | Differential Input Return Loss | -20log | 100kHz to 2.5GHz | | 16 | | dD | | (SDI±, SLBI±) | I S <sub>11</sub> I | 2.5GHz to 4.0GHz | | 15 | | dB | ### AC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V} \text{ and } T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ (Note 5) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|---------------------------------|--------------------------------|-----|---------|-------|-------------------| | CML OUTPUT SPECIFICATIONS | (SDO±, SCL | KO±) | | | | • | | Output Edge Speed | t <sub>r</sub> , t <sub>f</sub> | 20% to 80% | | | 110 | ps | | CML Output Differential Swing | | $R_C = 100\Omega$ differential | 600 | 800 | 1000 | mV <sub>P-P</sub> | | Clock-to-Q Delay | tCLK-Q | (Note 9) | -50 | | +50 | ps | | PLL ACQUISITION/LOCK SPECI | FICATIONS | | | | | | | Tolerated Consecutive Identical Digits | | BER ≤ 10 <sup>-10</sup> | | 2000 | | bits | | Acquisition Time | | Figure 4 (Note 10) | | 5.5 | | ms | | TOL Assert Time | | Figure 4 | 2.3 | | 100.0 | μs | | Low-Frequency Cutoff for DC-Offset Cancellation | | CAZ = 0.1µF | | 4 | | kHz | | <b>CLOCK HOLDOVER SPECIFICA</b> | TIONS | | | | | | | Reference Clock Frequency | | | | Table 3 | | | | Maximum VCO Frequency Drift | | (Note 11) | | | 400 | ppm | - **Note 5:** AC characteristics are guaranteed by design and characterization. - Note 6: Jitter tolerance is guaranteed (BER ≤ 10<sup>-10</sup>) within this input voltage range. Input threshold adjust is disabled with VCTRL connected to V<sub>CC</sub>. - Note 7: Measured at OC-48 data rate using a 100mV<sub>P-P</sub> differential swing with a 20mVDC offset and an edge speed of 145ps (4th-order Bessel filter with f<sub>3dB</sub> = 1.8GHz). - Note 8: Measured with 10mV<sub>P-P</sub> differential input, 2<sup>23</sup> 1 PRBS pattern at OC-48 with bandwidth from 12kHz to 20MHz. - Note 9: Relative to the falling edge of the SCLKO+ (Figure 3). - Note 10: Measured using a 0.82µF loop-filter capacitor initialized to +3.6V. - Note 11: Measured at OC-48 data rate under LOL condition with the CDR clock output set by the external reference clock. ### Timing Diagrams Figure 1. Definition of Input Voltage Swing Figure 2. Relationship Between Control Voltage and Threshold Voltage ## **Timing Diagrams (continued)** Figure 3. Definition of Clock-to-Q Delay Figure 4. LOL Assert Time and PLL Acquisition Time Measurement ### Typical Operating Characteristics ( $V_{CC} = +3.3V$ , $T_A = +25$ °C, unless otherwise noted.) # $\begin{array}{c} \text{RECOVERED CLOCK AND DATA} \\ \text{(2.488Gbps, } 2^{23} \text{ - 1 PATTERN, } V_{\text{IN}} = 10 \text{mVp-p)} \end{array}$ # RECOVERED CLOCK AND DATA (2.67Gbps, 2<sup>23</sup> - 1 Pattern, V<sub>IN</sub> = 10mV<sub>P-P</sub>) # RECOVERED CLOCK JITTER (2.488Gbps) TOTAL WIDEBAND RMS JITTER = 1.60ps PEAK-TO-PEAK JITTER = 12.20ps # RECOVERED CLOCK JITTER (622.08Mbps) TOTAL WIDEBAND RMS JITTER = 2.17ps PEAK-TO-PEAK JITTER = 15.80ps # JITTER GENERATION vs. POWER-SUPPLY WHITE NOISE ## Typical Operating Characteristics (continued) $(V_{CC} = +3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ # Pin Description | PIN | NAME | FUNCTION | |-----------------------|------------------|----------------------------------------------------------------------------------------------------------------------| | 1, 4, 27 | Vcc | +3.3V Supply Voltage | | 2 | SDI+ | Positive Serial Data Input, CML | | 3 | SDI- | Negative Serial Data Input, CML | | 5 | SLBI+ | Positive System Loopback Input or Reference Clock Input, CML | | 6 | SLBI- | Negative System Loopback Input or Reference Clock Input, CML | | 7 | SIS | Signal Selection Input, LVTTL. Set low for normal operation, set high for system loopback. | | 8 | TREF | Lock to Reference Clock Input, LVTTL. Set high for PLL lock to serial data, set low for PLL lock to reference clock. | | 9 | LOL | Loss-of-Lock Output, LVTTL. Active low. | | 10, 11, 16,<br>25, 32 | GND | Supply Ground | | 12 | FIL | PLL Loop Filter Capacitor Input. Connect a 0.82µF capacitor between FIL and VCC_VCO. | | 13, 18 | VCC_VCO | +3.3V Supply Voltage for the VCO | | 14 | RS1 | Multirate Select Input 1, LVTTL (Table 2) | | 15 | RS2 | Multirate Select Input 2, LVTTL (Table 2) | | 17 | RATESET | VCO Frequency Select Input, LVTTL (Table 2) | | 19 | SCLKO- | Negative Serial Clock Output, CML | | 20 | SCLKO+ | Positive Serial Clock Output, CML | | 21, 24 | VCC_OUT | +3.3V Supply Voltage for the CML Outputs | | 22 | SDO- | Negative Serial Data Output, CML | | 23 | SDO+ | Positive Serial Data Output, CML | | 26 | FREFSET | Reference Clock Frequency Select Input, LVTTL (Tables 2 and 3) | | 28 | CAZ+ | Positive Capacitor Input for DC-Offset Cancellation Loop. Connect a 0.1µF capacitor between CAZ+ and CAZ | | 29 | CAZ- | Negative Capacitor Input for DC-Offset Cancellation Loop. Connect a 0.1µF capacitor between CAZ+ and CAZ | | 30 | V <sub>REF</sub> | +2.2V Bandgap Reference Voltage Output. Optionally used for threshold adjustment. | | 31 | VCTRL | Analog Control Input for Threshold Adjustment. Connect to V <sub>CC</sub> to disable threshold adjust. | | EP | Exposed<br>Pad | Ground. The exposed pad must be soldered to the circuit board ground for proper thermal and electrical performance. | ### **Detailed Description** The MAX3872 consists of a fully integrated phase-locked loop (PLL), limiting amplifier with threshold adjust, DC-offset cancellation loop, data retiming block, and CML output buffers (Figure 5). The PLL consists of a phase/frequency detector, a loop filter, and a voltage-controlled oscillator (VCO) with programmable dividers. This device is designed to deliver the best combination of jitter performance and power dissipation by using a fully differential signal architecture and low-noise design techniques. #### **SDI Input Amplifier** The SDI inputs of the MAX3872 accept serial NRZ data with a differential input amplitude from 10mV<sub>P-P</sub> up to1600mV<sub>P-P</sub>. The input sensitivity is 10mV<sub>P-P</sub>, at which the jitter tolerance is met for a BER of 10<sup>-10</sup> with threshold adjust disabled. The input sensitivity can be as low as 4mV<sub>P-P</sub> and still maintain a BER of 10<sup>-10</sup>. The MAX3872 inputs are designed to directly interface with a transimpedance amplifier such as the MAX3745. For applications in which vertical threshold adjustment is needed, the MAX3872 can be connected to the output of an AGC amplifier such as the MAX3861. When using the threshold adjust, the input voltage range is 50mV<sub>P-P</sub> to 600mV<sub>P-P</sub>. See the *Design Procedure* section for decision threshold adjust. #### **SLBI Input Amplifier** The SLBI input amplifier accepts either NRZ loopback data or a reference clock signal. This amplifier can accept a differential input amplitude from 50mV<sub>P-P</sub> to 800mV<sub>P-P</sub>. #### **Phase Detector** The phase detector incorporated in the MAX3872 produces a voltage proportional to the phase difference between the incoming data and the internal clock. Because of its feedback nature, the PLL drives the error voltage to zero, aligning the recovered clock to the center of the incoming data eye for retiming. #### Frequency Detector The digital frequency detector (FD) acquires frequency lock without the use of an external reference clock. The frequency difference between the received data and the VCO clock is derived by sampling the in-phase and quadrature VCO outputs on both edges of the data input signal. Depending on the polarity of the frequency difference, the FD drives the VCO until the frequency difference is reduced to zero. Once frequency acquisition is complete, the FD returns to a neutral state. False locking is completely eliminated by this digital frequency detector. Figure 5. Functional Diagram #### Loop Filter The phase detector and frequency detector outputs are summed into the loop filter. An external capacitor (C<sub>FIL</sub>) connected from FIL to VCC\_VCO is required to set the PLL damping ratio. Note that the PLL jitter bandwidth does not change as the external capacitor changes, but the jitter peaking, acquisition time, and loop stability are affected. See the *Design Procedure* section for guidelines on selecting this capacitor. #### **VCOs with Programmable Dividers** The loop filter output controls the two on-chip VCOs. The VCOs provide low phase noise and are trimmed to the frequency of 2.488GHz and 2.667GHz. The RATE-SET pin is used to select the appropriate VCO. The VCO output is connected to programmable dividers controlled by inputs RS1 and RS2. See Tables 2 and 3 for the proper settings. #### **LOL** Monitor The $\overline{\text{LOL}}$ output indicates a PLL lock failure, either because of excessive jitter present at the data input or because of loss of input data. The $\overline{\text{LOL}}$ output is asserted low when the PLL loses lock. #### **DC-Offset Cancellation Loop** A DC-offset cancellation loop is implemented to remove the DC offset of the limiting amplifier. To minimize the low-frequency pattern-dependent jitter associated with this DC-cancellation loop, the low-frequency cutoff is 10kHz (typ) with CAZ = $0.1\mu F$ , connected from CAZ+ to CAZ-. The DC-offset cancellation loop operates only when threshold adjust is disabled. ## \_Design Procedure #### **Decision Threshold Adjust** In applications in which the noise density is not balanced between logical zeros and ones (i.e., optical amplification using EDFA amplifiers), lower bit-error ratios (BERs) can be achieved by adjusting the input threshold. Varying the voltage at VCTRL from +0.3V to +2.1V achieves a vertical decision threshold adjustment of +170mV to -170mV, respectively (Figure 2). Use the provided bandgap reference voltage output (VREF) with a voltage-divider circuit or the output of a DAC to set the voltage at VCTRL. VREF can be used to generate the voltage for VCTRL (Figure 10). If threshold adjust is not required, disable it by connecting VCTRL directly to VCC and leave VREF floating. #### **Modes of Operation** The MAX3872 has three operational modes controlled by the LREF and SIS inputs. The three operational modes are normal, system loopback, and clock holdover. Normal operation mode requires a serial data stream at the SDI± input, system loopback mode requires a serial data stream at the SLBI± input, and clock holdover mode requires a reference clock signal at the SLBI± inputs. See Table 1 for the required LREF and SIS settings. Once an operational mode is chosen, the remaining logic inputs (RATESET, RS1, RS2, and FREFSET) program the input data rate or reference clock frequency. #### Normal and System Loopback Settings Three pins (RS1, RS2, and RATESET) are available for setting the SDI± and SLBI± input to receive the appropriate data rate. The FREFSET pin can be set to a zero or 1 while in normal or system loopback mode (Table 2). #### Clock Frequencies in Holdover Mode Set the incoming reference clock frequency and outgoing serial clock frequency by setting RS1, RS2, RATESET, and FREFSET appropriately (Table 3). **Table 1. Operational Modes** | MODE | LREF | SIS | |-----------------|------|--------| | Normal | 1 | 0 | | System loopback | 1 | 1 | | Clock holdover | 0 | 1 or 0 | **Table 2. Data Rate Settings** | INPUT DATA RATE (bps) | RS1 | RS2 | RATESET | FREFSET | |-----------------------|-----|-----|---------|---------| | 2.667G | 0 | 0 | 1 | 1 or 0 | | 2.488G/2.5G | 0 | 0 | 0 | 1 or 0 | | 1.25G/1.244G | 1 | 1 | 0 | 1 or 0 | | 666.51M | 0 | 1 | 1 | 1 or 0 | | 622.08M | 0 | 1 | 0 | 1 or 0 | | 166.63M | 1 | 0 | 1 | 1 or 0 | | 155.52M | 1 | 0 | 0 | 1 or 0 | #### Table 3. Holdover Frequency Settings | REFERENCE CLOCK FREQUENCY (MHz) | SCLKO FREQUENCY | RS1 | RS2 | RATESET | FREFSET | |---------------------------------|-----------------|-----|-----|---------|---------| | 666.51 | 2.667GHz | 0 | 0 | 1 | 0 | | 666.51 | 666.51MHz | 0 | 1 | 1 | 0 | | 666.51 | 166.63MHz | 1 | 0 | 1 | 0 | | 622.08/625 | 1.244/1.25GHz | 1 | 1 | 0 | 0 | | 622.08/625 | 2.488GHz/2.5GHz | 0 | 0 | 0 | 0 | | 622.08 | 622.08MHz | 0 | 1 | 0 | 0 | | 622.08 | 155.52MHz | 1 | 0 | 0 | 0 | | 166.63 | 2.67GHz | 0 | 0 | 1 | 1 | | 166.63 | 666.51MHz | 0 | 1 | 1 | 1 | | 166.63 | 166.63MHz | 1 | 0 | 1 | 1 | | 155.52/156.25 | 1.244/1.25GHz | 1 | 1 | 0 | 1 | | 155.52/156.25 | 2.488GHz/2.5GHz | 0 | 0 | 0 | 1 | | 155.52 | 622.08MHz | 0 | 1 | 0 | 1 | | 155.52 | 155.52MHz | 1 | 0 | 0 | 1 | #### **Setting the Loop Filter** The MAX3872 is designed for regenerator and receiver applications. Its fully integrated PLL is a classic 2nd-order feedback system, with a jitter transfer bandwidth (JBW) below 2.0MHz. The external capacitor (CFIL) connected from FIL to VCC\_VCO sets the PLL loop damping. Note that the PLL jitter transfer bandwidth does not change as CFIL changes, but the jitter peaking, acquisition time, and loop stability are affected. Figures 6 and 7 show the open-loop and closed-loop transfer functions. The PLL zero frequency, fz, is a function of external capacitor CFIL, and can be approximated according to: $$f_Z = \frac{1}{2\pi(650\Omega)C_{FII}}$$ For an overdamped system (fz / $J_{BW}$ < 0.25), the jitter peaking (Jp) of a 2nd-order system can be approximated by: $$J_{P} = 20 \log \left( 1 + \frac{f_{Z}}{J_{BW}} \right)$$ where $J_{\text{BW}}$ is the jitter transfer bandwidth for a given data rate. The recommended value of $C_{FIL} = 0.82 \mu F$ is to guarantee a maximum jitter peaking of less than 0.1dB for all data rates. Decreasing $C_{FIL}$ from the recommended value decreases acquisition time, with the tradeoff of increased peaking. For data rates greater than OC-3, $C_{FIL}$ can be less than 0.82 $\mu F$ and still meet the jitter-peaking specification. Excessive reduction of $C_{FIL}$ might cause PLL instability. $C_{FIL}$ must be a low-TC, high-quality capacitor of type X7R or better. Figure 6. Open-Loop Transfer Function Figure 7. Closed-Loop Transfer Function #### **Input Terminations** The SDI $\pm$ and SLBI $\pm$ inputs of the MAX3872 are current-mode logic (CML) compatible. The inputs all provide internal $50\Omega$ termination to reduce the required number of external components. AC-coupling is recommended. See Figure 8 for the input structure. For additional information on logic interfacing, refer to Maxim Application Note HFAN 1.0: Introduction to LVDS, PECL, and CML. #### **Output Terminations** The MAX3872 uses CML for its high-speed digital outputs (SDO± and SCLKO±). The configuration of the output circuit includes internal $50\Omega$ back terminations to VCC. See Figure 9 for the output structure. CML outputs can be terminated by $50\Omega$ to VCC, or by $100\Omega$ differential impedance. For additional information on logic interfacing, refer to Maxim Application Note HFAN 1.0: Introduction to LVDS, PECL, and CML. Figure 8. CML Input Model Figure 9. CML Output Model ## Applications Information #### **Clock Holdover Capability** Clock holdover is required in some applications in which a valid clock must be provided to the upstream device in the absence of data transitions. To provide this function, an external reference clock signal must be applied to the SLBI± inputs and the proper control signals set (see the *Modes of Operation* section). To enter holdover mode automatically when there are no transitions applied to the SDI± inputs, LOL or the system LOS can be directly connected to LREF. #### System Loopback The MAX3872 is designed to allow system loopback testing. When the device is set for system loopback mode, the serial output data of a transmitter may be directly connected to the SLBI inputs to run system diagnostics. See Table 1 for selecting system loopback operation mode. While in system loopback mode, $\overline{LREF}$ should not be connected to $\overline{LOL}$ . Figure 10. Interfacing with the MAX3861 AGC Using Threshold Adjust #### **Consecutive Identical Digits (CIDs)** The MAX3872 has a low phase and frequency drift in the absence of data transitions. As a result, long runs of consecutive zeros and ones can be tolerated while maintaining a BER better than $10^{-10}$ . The CID tolerance is tested using a $2^{13}$ - 1 PRBS with long runs of ones and zeros inserted in the pattern. A CID tolerance of 2000 bits is typical. #### Exposed Pad (EP) Package The EP 32-pin QFN incorporates features that provide a very-low thermal-resistance path for heat removal from the IC. The pad is electrical ground on the MAX3872 and should be soldered to the circuit board for proper thermal and electrical performance. #### **Layout Considerations** For best performance, use good high-frequency layout techniques. Filter voltage supplies, keep ground connections short, and use multiple vias where possible. Use controlled-impedance transmission lines to interface with the MAX3872 high-speed inputs and outputs. Power-supply decoupling should be placed as close to $V_{\rm CC}$ as possible. To reduce feedthrough, isolate the input signals from the output signals. If a bare die is used, mount the back of die to ground (GND) potential. ### **Pin Configuration** ### **Chip Information** TRANSISTOR COUNT: 5142 PROCESS: SiGe BiPOLAR SUBSTRATE: SOI ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | | | | | | COMM | ON DIME | NSIONS | | | | | | | | | | | | | | |------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------|---------------------|------------------------------------------|------|------|-------|-------|-------|-----| | PKG | | 16L 5x5 | | | 20L 5x5 | | | 28L 5x5 | | | 32L 5x5 | i | 1 | | | | | | | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | 1 | | | | | | | | | Α | 0.80 | 0.90 | 1.00 | 0.80 | 0.90 | 1.00 | 0.80 | 0.90 | 1.00 | 0.80 | 0.90 | 1.00 | 1 | | | | | | | | | A1 | 0.00 | 0.01 | 0.05 | 0.00 | 0.01 | 0.05 | 0.00 | 0.01 | 0.05 | 0.00 | 0.01 | 0.05 | 1 | | | | | | | | | A2 | 0.00 | 0.65 | 1.00 | 0.00 | 0.65 | 1.00 | 0.00 | 0.65 | 1.00 | 0.00 | 0.65 | 1.00 | 1 | | | | | | | | | A3 | | 0.20 RE | | | 0.20 REF | | | 0.20 REF | | | 0.20 REF | - | 1 | | | | | | | | | b | 0.28 | 0.33 | 0.40 | 0.23 | 0.28 | 0.35 | 0.18 | 0.23 | 0.30 | 0.18 | 0.23 | 0.30 | 1 | EXPO | SED | DAT | \/^[ | DIATI | LINIC | | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 1 | | I D | משו | V mi | 71111 | E2 | | | D1 | | 4.75 BS | | | 4.75 BSC | ; | | 4.75 BS | | | 4.75 BS | | ] | PKG.<br>CDDES | MIN. | NOM. | MAX. | MIN. | NOM. | MA | | E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | G1655-3 | 2.95 | 3.10 | 3.25 | 2.95 | 3.10 | 3.2 | | E1 | | 4.75 BS | 3 | | 4.75 BSC | | | 4.75 BS | | | 4.75 BS | | l | G2055-1 | 2.55 | 2.70 | 2.85 | | 2.70 | 2.8 | | е | _ | 0.80 BS | С | _ | 0.65 BSC | | Ь. | 0.50 BS | С | | 0.50 BS | - | l | G2055-2 | 2.95 | 3.10 | 3.25 | 2.95 | 3.10 | 3.2 | | k | 0.25 | - | | 0.25 | - | - | 0.25 | | | 0.25 | - | - | l | G2855-1 | 2.55 | 2.70 | 2.85 | 2.55 | 2.70 | 2.8 | | L | 0.35 | 0.55 | 0.75 | 0.35 | 0.55 | 0.75 | 0.35 | 0.55 | 0.75 | 0.30 | 0.40 | 0.50 | | G2855-2 | 2.95 | 3.10 | 3,25 | 2.95 | 3.10 | 3.2 | | N | | 16 | | | 20 | | | 28 | | | 32 | | | G3255-1 | 2.95 | 3.10 | 3.25 | 2.95 | 3.10 | 3.2 | | ND | | 4 | | | 5 | | | 7 | | | 8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NE | _ | 4 | | | 5 | | L | 7 | | | 8 | | ļ | | | | | | | | | NE<br>P | 0.00 | 0.42 | 0.60 | 0.00 | 5<br>0.42 | 0.60 | 0.00 | 7<br>0.42 | 0.60 | 0.00 | 0.42 | 0.60 | | | | | | | | | | NE<br>P<br>0 | 0. | 0.42 | 12* | 0. | 0.42 | 12* | 0. | 0.42 | 12* | 0. | 0.42 | 0.60<br>12° | | | | | | | | | | NE P 6 1. 2. 3. 4. 6. | DIE TI<br>DIMEN<br>N IS<br>Nd IS<br>DIMEN<br>THE F<br>DETAIL | 0.42 HICKNES SIONING THE NU THE NI SION b | S ALLO & TO MBER ( JMBER APPLIE DENTIF IN #1 | O' OWABLE LERANC OF TERM OF TERM S TO F TERMUSITER MUSICE OF | 0.42 IS 0.30 ES CONFIINALS. MINALS LATED T | 12° 5mm M FORM TO IN X-D ERMINAL XISTED DPTIONAL | O' AXIMUM ASME IRECTIC AND ON TH | 0.42 4 (.012 1 Y14.56 ON & NO IS MEAS E TOP S MUST | INCHE | O* S MAXII 994. HE NUM BETWEE | 0.42<br>MUM)<br>BER OF<br>EN 0.20 | 12* TERMINA | 25mm FR<br>'USING I | -DIRECTION.<br>ROM TERMIN,<br>NDENTATION | | | INK/L | ASER | MARKE | ŒD. | | NE P 0 1. 2. 3. 4. 5. 6. 7. | O' DIE TI DIMEN N IS Nd IS DIMEN THE F DETAIL | 0.42 HICKNES SIONING THE NU THE NI SION b | S ALLO & TO MBER ( JMBER APPLIE DENTIFIN #1 AND : | O' O' OWABLE LERANCI OF TERM OF TERM IS TO F IER MUSICE IDENTIF SIZE OF | IS 0.30 ES CONFINALS. MINALS LATED 1 ST BE E TER IS ( THIS FI | 12° 5mm M FORM TO IN X-D ERMINAL XISTED DPTIONAL | O' AXIMUM ASME IRECTIC AND ON TH | 0.42 4 (.012 1 Y14.56 ON & NO IS MEAS E TOP S MUST | INCHE | O* S MAXII 994. HE NUM BETWEE | 0.42<br>MUM)<br>BER OF<br>EN 0.20 | TERMINA AND O. | 25mm FR<br>'USING I | OM TERMIN | | | INK/L | ASER | MARKE | ŒD. | | NE P 0 1. 2. 3. 4. 5. 7. 8. 9. | O' DIE TI DIMEN N IS Nd IS DIMEN THE F DETAIL EXACT ALL D PACKA APPLII EXCLU | O.42 HICKNESSIONING THE NU THE NU SION b PIN #1 LS OF F SHAPE MMENSIO AGE WAR | S ALLO & TO MBER ( JMBER ( JMBER APPLIE DENTIFIN #1 AND : NS ARI RPAGE EXPOSEDDED | O' O' OWABLE LERANCI OF TERM OF TERM IS TO P IER MUS IDENTIF SIZE OF E IN MI MAX 0.4 EED PAD PART ( | IS 0.30 ES CONFINALS. MINALS. LATED 1 ST BE E TER IS ( THIS FI LLIMETER D5mm. | 5mm M ORM TO IN X-D ERMINAI XISTED OPTIONA EATURE RS. ERMINAL SED PA | AXIMUM ASME IRECTIC AND ON TH L, BUT IS OP | 0.42 # (.012 Y14.5h ON & No IS MEAS E TOP S MUST | INCHE | O* S MAXII 994. HE NUM BETWEE | 0.42<br>MUM)<br>BER OF<br>EN 0.20 | TERMINA AND O. | 25mm FR<br>'USING I | OM TERMINA | MARK | OR | | | | | | P 6 IOTES 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | DIE TI DIMEN N IS Nd IS DIMEN THE F DETAIL EXACT ALL D PACKA APPLII EXCLU MEETS | O.42 HICKNESSIONING THE NU THE NI SION b PIN #1 LS OF F SHAPE MMENSIO AGE WAR ED FOR JEDEC | S ALLC<br>& TO<br>MBER (<br>JMBER APPLIE<br>DENTIF<br>IN #1<br>AND :<br>NS ARI<br>PAGE<br>EXPOSE<br>EXPOSE<br>MO220 | O' O' OWABLE LERANCI OF TERM OF TERM STO P TERM US IDENTIF SIZE OF E IN MI MAX 0.0 ED PAD PART ( 0; EXCE | IS 0.30 ES CONFINALS. MINALS. MINALS TER IS ( THIS FI LLIMETER D5mm. AND TI OF EXPO | 12' 5mm M FORM TO IN X-D FERMINAL XISTED DETIONAL EATURE RS. ERMINAL SED PA NSION ' | AXIMUM AXIMUM AXIME IRECTIC AND ON TH L, BUT IS OP S. D FROM "b". | O.42 A (.012 Y14.5N ON & NO IS MEAS | INCHE IN | O' S MAXII 994. HE NUM BETWEE E OF T CATED V | O.42 WUM) BER OF EN 0.20 HE PAC WITHIN 2 | TERMINA AND O. | 25mm FR<br>USING I | OM TERMIN | MARK | OR | | | | | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.