#### **General Description**

The MAX3861 is a low-power amplifier with automatic gain control (AGC), designed for WDM transmission systems employing optical amplifiers and requiring a vertical threshold adjustment after the post amp. Operating from a single 3.3V supply, this AGC amplifier linearly amplifies/attenuates the input signal while maintaining a fixed output-voltage swing at data rates up to 2.7Gbps. The input and output are on-chip terminated to match  $50\Omega$  interfaces.

This amplifier has a small-signal bandwidth of 3.4GHz and an input-referred noise of 0.26mV<sub>RMS</sub>. Over an input signal range of 6mV<sub>P-P</sub> to 1200mV<sub>P-P</sub> (46dB), the MAX3861 delivers a constant output amplitude adjustable from 400mV<sub>P-P</sub> to 920mV<sub>P-P</sub>. Variation in output swing is controlled within 0.2dB over a 16dB input range. The MAX3861 provides a received-signalstrength indicator (RSSI) that is linear, within 2.5%, for input signal levels up to 100mV<sub>P-P</sub> and an input signal detect (SD) with programmable threshold.

### **Applications**

OC-48/STM-16 Transmission Systems WDM Optical Receivers Long-Reach Optical Receivers Continuous Rate Receivers

#### Features

- ♦ Single 3.3V Power Supply
- ♦ 72mA Supply Current
- ♦ 3.4GHz Small-Signal Bandwidth
- ♦ 0.26mV<sub>RMS</sub> Input-Referred Noise
- ♦ 6mV<sub>P-P</sub> to 1200mV<sub>P-P</sub> Input Range (46dB)
- ♦ Input Signal Detect with Programmable Threshold
- ♦ RSSI (Linear Up to 100mVp-p)
- ♦ Adjustable Output Amplitude
- ♦ 0.2dB Output Voltage Variation (Over 16dB Input Signal Variation)

### **Ordering Information**

| PART       | ART TEMP RANGE |        | PACKAGE<br>CODE |  |
|------------|----------------|--------|-----------------|--|
| MAX3861EGG | -40°C to +85°C | 24 QFN | G2444-1         |  |

## Typical Application Circuit



### Pin Configuration



MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage0.5V to +4.0V                                            | CML Input Current at IN+, IN25mA                   |
|------------------------------------------------------------------------|----------------------------------------------------|
| Voltage at IN+, IN(V <sub>CC</sub> - 1.5V) to (V <sub>CC</sub> + 0.5V) | CML Output Current at OUT+, OUT25mA                |
| Voltage at CZ+, CZ-, CG+,                                              | Storage Temperature Range55°C to +150°C            |
| CG-, CD+, CD(V <sub>CC</sub> - 3.5V) to (V <sub>CC</sub> + 0.5V)       | Operating Junction Temperature Range55°C to +150°C |
| Voltage at SC, SD, EN, TH,                                             | Lead Temperature (soldering, 10s)+300°C            |
| OSM, VREE, RSSI0.5V to (Vcc + 0.5V)                                    |                                                    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0V \text{ to } +3.6V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3V \text{ and } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Note 1)

| PARAMETER                                                  | SYMBOL  | CONDIT                                                                     | IONS                                                           | MIN                   | TYP                    | MAX  | UNITS             |  |
|------------------------------------------------------------|---------|----------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|------------------------|------|-------------------|--|
|                                                            |         | RSSI and SD enabled                                                        | At minimum gain                                                |                       | 72                     | 86   |                   |  |
| Control of Comment                                         |         | (Notes 2, 3)                                                               | At maximum gain                                                |                       | 94                     | 112  | mA                |  |
| Supply Current                                             | Icc     | RSSI and SD disabled                                                       | At minimum gain                                                |                       | 57                     | 69   |                   |  |
|                                                            |         | (Notes 2, 3)                                                               | At maximum gain                                                |                       | 78                     | 94   | 1                 |  |
| Power-Supply Noise Rejection                               | PSNR    | V <sub>NOISE</sub> = 100mV <sub>P-P</sub> ,<br>f <sub>NOISE</sub> ≤ 10MHz, | V <sub>IN</sub> = 1000mV <sub>P-P</sub>                        |                       | 35                     |      | dB                |  |
| Tower dapply Noise Hejection                               | 1 01111 | $V_{SC} = 2V \text{ (Note 4)}$                                             | $V_{IN} = 10 \text{mV}_{P-P}$                                  |                       | 25                     |      | GD                |  |
| Input Data Rate                                            |         |                                                                            |                                                                |                       | 2.7                    |      | Gbps              |  |
| Input Resistance                                           | RIN     | Single-ended to V <sub>CC</sub>                                            |                                                                | 40                    | 50                     | 60   | Ω                 |  |
| Input Datum Logo                                           |         | ≤2.7GHz                                                                    |                                                                |                       | 21                     |      | dB                |  |
| Input Return Loss                                          |         | 2.7GHz to 4.0GHz                                                           |                                                                |                       | 15                     |      | aв                |  |
| Input Common-Mode Level                                    |         |                                                                            |                                                                | V <sub>CC</sub> - 0.3 |                        | Vcc  | ٧                 |  |
| Input-Referred Noise                                       |         | Up to 6GHz at max gain                                                     | , C <sub>CZ</sub> = 0.1µF                                      |                       | 0.26                   | 0.35 | mV <sub>RMS</sub> |  |
| Input Voltage Range                                        | VIN     | Differential                                                               |                                                                | 6                     |                        | 1200 | mV <sub>P-P</sub> |  |
| Maximum Differential Input<br>Voltage for Linear Operation |         | $0.9 \le \text{linearity} \le 1.1$ $V_{SC} = 0$ $V_{SC} = 2V$              |                                                                |                       | 700<br>650             |      | mV <sub>P-P</sub> |  |
| Output Resistance                                          | Rout    | Single-ended to V <sub>CC</sub>                                            | 1 .00 2.                                                       | 40                    | 50                     | 60   | Ω                 |  |
|                                                            | 1.001   | ≤2.7GHz                                                                    |                                                                | 16                    |                        |      |                   |  |
| Output Return Loss                                         |         | 2.7GHz to 4.0GHz                                                           |                                                                |                       | 11                     |      | dB                |  |
|                                                            |         | D 500 / W                                                                  | V <sub>SC</sub> = 0                                            |                       | V <sub>CC</sub> - 0.13 |      |                   |  |
| Output Common-Mode Level                                   |         | $R_L = 50\Omega$ to $V_{CC}$                                               | V <sub>SC</sub> = 2V                                           |                       | V <sub>CC</sub> - 0.28 |      | V                 |  |
|                                                            |         | V <sub>SC</sub> = 0,                                                       | $6mV_{P-P} \le V_{IN} \le 700mV_{P-P}$                         |                       | ±3                     | ±14  |                   |  |
| Maximum Differential Output<br>Offset                      |         | $R_L = 50\Omega$ to $V_{CC}$ (Note 5)                                      | 700mV <sub>P-P</sub> ≤ V <sub>IN</sub> ≤ 1200mV <sub>P-P</sub> |                       | ±8                     |      |                   |  |
|                                                            |         | V <sub>SC</sub> = 2V,                                                      | $6mV_{P-P} \le V_{IN} \le 700mV_{P-P}$                         |                       | ±5.5                   | ±28  | mV                |  |
|                                                            |         | $R_L = 50\Omega$ to $V_{CC}$ (Note 5)                                      | 700mV <sub>P-P</sub> ≤ V <sub>IN</sub> ≤ 1200mV <sub>P-P</sub> |                       | ±11                    |      |                   |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V and } T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Note 1)

| PARAMETER                         | SYMBOL            | COND                                                    | ITIONS                            | MIN  | TYP  | MAX  | UNITS             |  |
|-----------------------------------|-------------------|---------------------------------------------------------|-----------------------------------|------|------|------|-------------------|--|
| Differential Outroot Associations | 1//               | $R_L = 50\Omega$ to $V_{CC}$                            | $V_{SC} = 0$                      | 300  | 400  | 500  | >/                |  |
| Differential Output Amplitude     | Vout              | (Note 6)                                                | V <sub>SC</sub> = 2V              | 760  | 920  | 1050 | mV <sub>P-P</sub> |  |
| Output Amplitude Variation        | ΔV <sub>OUT</sub> | $V_{IN} \ge 6mV_{P-P}, R_L = 50$                        | Ω to V <sub>CC</sub> (Notes 6, 7) |      | 0.2  | 1.0  | dB                |  |
| Cmall Cignal Dandwidth            | BW                | (Note 2)                                                | At minimum gain                   | 2.5  | 3.4  | 5.5  | GHz               |  |
| Small Signal Bandwidth            | BVV               | (Note 3)                                                | At maximum gain                   | 2.2  | 2.9  | 4.3  | GHZ               |  |
| Low-Frequency Cutoff              |                   | $C_{CZ} = 0.1 \mu F$                                    | C <sub>CZ</sub> = 0.1µF           |      |      | 13   | kHz               |  |
| Deterministic Jitter              |                   | (Note 8)                                                |                                   |      | 15   | 50   | psp-p             |  |
| Output Signal Monitor Voltage     | Voor              | $R_{OSM} \ge 2k\Omega$                                  | $V_{OUT} = 920 \text{mV}_{P-P}$   |      | 2.0  |      | V                 |  |
| Output Signal Monitor Voltage     | Vosm              | (Note 6)                                                | $V_{OUT} = 400 \text{mV}_{P-P}$   |      | 0.9  |      | V                 |  |
| Output Signal Monitor Linearity   |                   | 0V ≤ V <sub>SC</sub> ≤ 2V (Note 6                       | )                                 |      | 1.0  |      | %                 |  |
| SC Input Range                    |                   | (Note 9)                                                |                                   | 0    |      | 2.0  | V                 |  |
| AGC Loop Constant                 |                   | Without external capac<br>V <sub>SC</sub> = 0 (Note 10) | citor C <sub>CG</sub> ,           |      | 16   |      | μs                |  |
| RSSI Output Voltage               | RSSI              | $R_{RSSI} \ge 2k\Omega$ ,<br>$V_{SC} = 0$               | $V_{IN} = 2mV_{P-P}$              |      | 55   |      | mV                |  |
| 11331 Output Voltage              | 11001             | (Note 6)                                                | $V_{IN} = 100 \text{mV}_{P-P}$    |      | 1800 |      | IIIV              |  |
| RSSI Linearity                    |                   | $2mV_{P-P} \le V_{IN} \le 100mV_{P-P}$ (Note 14)        |                                   |      | ±2.5 | ±12  | %                 |  |
| 11331 Linearity                   |                   | $6\text{mV}_{P-P} \le V_{IN} \le 100\text{m}$           |                                   | ±2.5 | ±8   | /0   |                   |  |
| Minimum SD Assert Input           |                   |                                                         |                                   |      |      | 2    | mV <sub>P-P</sub> |  |
| Maximum SD Assert Input           |                   |                                                         |                                   | 100  |      |      | mV <sub>P-P</sub> |  |
| SD Assert Time                    |                   |                                                         |                                   | 10   | 70   |      | μs                |  |
| SD Deassert Time                  |                   | CG+ and CG- are ope                                     | n (Note 11)                       | 10   | 44   |      | μs                |  |
| SD Accuracy                       |                   | (Note 12)                                               |                                   |      | ±10  |      | %                 |  |
| SD Hysteresis                     |                   | $10\text{mV}_{P-P} \le V_{IN} \le 100\text{m}$          | 2.8                               | 4.5  | 6.3  | dB   |                   |  |
| 3D Hysteresis                     |                   | $2mV_{P-P} \le V_{IN} \le 10mV_{P-P}$ (Note 13)         |                                   |      | 4.5  |      | uБ                |  |
| SD Output High Voltage            |                   | Sourcing 20µA current                                   |                                   | 2.4  |      |      | V                 |  |
| SD Output Low Voltage             |                   | Sinking 2mA current                                     |                                   |      |      | 0.44 | V                 |  |
| EN Input Low Voltage              | V <sub>I</sub> L  |                                                         |                                   |      |      | 0.8  | V                 |  |
| EN Input High Voltage             | VIH               |                                                         |                                   | 2.0  |      |      | V                 |  |
| EN Input Low Current              | IIL               | V <sub>IL</sub> = 0                                     |                                   |      |      | 10   | μΑ                |  |
| EN Input High Current             | lін               | V <sub>IH</sub> = 2.0V                                  |                                   |      |      | 10   | μΑ                |  |
| V <sub>REF</sub> Output Voltage   |                   | R <sub>VREF</sub> ≥ 40kΩ                                |                                   |      | 2.0  |      | V                 |  |

- Note 1: Electrical characteristics are measured or characterized using a 2<sup>23</sup> 1PRBS at 2.7Gbps with input edge speeds ≤200ps, unless otherwise noted. All AC specifications are guaranteed by design and characterization, unless otherwise noted.
- **Note 2:** Supply current measurement is taken with AC-coupled inputs and excludes output currents into  $50\Omega$  loads.
- Note 3: Minimum gain is defined as  $V_{IN} = 1200 \text{mVp-p}$  and  $V_{OUT} = 400 \text{mVp-p}$ . Maximum gain is defined as  $V_{IN} = 6 \text{mVp-p}$ , and  $V_{OUT} = 920 \text{mVp-p}$ . Reference gain is measured at 100MHz.
- **Note 4:** Power-supply noise rejection is characterized with a 2.7Gbps 1100 pattern on the input. It is calculated by the equation  $PSNR = 20log(\Delta V_{CC} / (\Delta V_{OUT}))$ , where  $\Delta V_{OUT}$  is the change in differential output voltage because of power-supply noise. See the Power-Supply Noise Rejection vs. Frequency graph in the *Typical Operating Characteristics*.



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } V_{CC} = +3.3 \text{V and } T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Note 1)

- Note 5: See the Distribution of Differential Output Offset (Worst-Case Conditions) graph in the Typical Operating Characteristics.
- Note 6: Characterized with a 675Mbps 1-0 pattern.
- Note 7: Measurements are taken over an input signal range of 16dB.
- **Note 8:** Deterministic jitter is defined as the arithmetic sum of PWD (pulse-width distortion) and PDJ (pattern-dependent jitter). Deterministic jitter is the difference between total jitter and random jitter, with system jitter calibrated out. It is measured with a 2<sup>7</sup> 1PRBS, and 80CIDs with DC-coupled outputs.
- **Note 9:** The typical input resistance of the SC pin is  $40k\Omega$ .
- Note 10: AGC loop time constant is measured with a 20dB change in the input and V<sub>SC</sub> held constant. With an external capacitor C<sub>CG</sub> of 0.022µF connected between CG+ and CG-, a typical AGC loop time constant of 760µs is achieved.
- Note 11: SD deassert time depends on the AGC loop time constant set by Ccg.
- Note 12: SD accuracy is defined as the part-to-part variation of the SD threshold at a fixed R<sub>TH</sub> value.
- Note 13: See the Distribution of SD Hysteresis (Worst-Case Conditions) graph in the Typical Operating Characteristics.
- Note 14: Measurements are taken over an input signal range of 20dB.

## Typical Operating Characteristics

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ 













## **Typical Operating Characteristics (continued)**

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

















## \_\_\_\_\_Pin Description

| PIN          | NAME             | EUNCTION                                                                                                                                                                                                                                                                                                |
|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN          | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                |
| 1            | TH               | Input Signal Detect Threshold Programming Pin. Attach a resistor between this pin and ground to program the input signal detect assert threshold. Leaving this pin open sets the signal detect threshold to its absolute minimum value (<2mV <sub>P-P</sub> ). See the <i>Design Procedure</i> section. |
| 2, 5, 14, 17 | V <sub>C</sub> C | Supply Voltage Connection. Connect all VCC pins to the board VCC plane.                                                                                                                                                                                                                                 |
| 3            | IN+              | Positive CML Signal Input with On-Chip Termination Resistor                                                                                                                                                                                                                                             |
| 4            | IN-              | Negative CML Signal Input with On-Chip Termination Resistor                                                                                                                                                                                                                                             |
| 6            | EN               | Signal Detect Enable. Set high (≥2.0V) or leave open to enable the input signal detection (RSSI and SD) circuitry. Set low (≤0.4V) to power down the input signal detection circuitry.                                                                                                                  |
| 7            | V <sub>REF</sub> | Reference Voltage Output (2.0V). Connect this pin to the SC pin for maximum output signal swing.                                                                                                                                                                                                        |
| 8            | SC               | Output Amplitude External Control. Ground SC for minimum output amplitude. Apply 2.0V to SC or connect SC directly to V <sub>REF</sub> for maximum output amplitude.                                                                                                                                    |
| 9, 12, 22    | GND              | Ground. Connect all GND pins to the board ground plane.                                                                                                                                                                                                                                                 |
| 10           | CG+              | Connection for AGC Loop Capacitor. A capacitor connected between CG+ and CG- sets the AGC loop time constant.                                                                                                                                                                                           |
| 11           | CG-              | Connection for AGC Loop Capacitor. A capacitor connected between CG+ and CG- sets the AGC loop time constant.                                                                                                                                                                                           |
| 13           | OSM              | Output Signal Monitor. This DC signal is linearly proportional to the output signal amplitude.                                                                                                                                                                                                          |
| 15           | OUT-             | Negative CML Data Output with On-Chip Back-Termination Resistor                                                                                                                                                                                                                                         |
| 16           | OUT+             | Positive CML Data Output with On-Chip Back-Termination Resistor                                                                                                                                                                                                                                         |
| 18           | SD               | Input Signal Detect. Asserts logic low when the input signal level drops below the programmed threshold.                                                                                                                                                                                                |
| 19           | RSSI             | Received Signal Strength Indicator. Outputs a DC signal linearly proportional to the input signal amplitude.                                                                                                                                                                                            |
| 20           | CD-              | Connection for Signal Detect Capacitor. A capacitor connected between CD+ and CD- sets the offset-cancellation loop time constant of the input signal detection. See the <i>Detailed Description</i> section.                                                                                           |
| 21           | CD+              | Connection for Signal Detect Capacitor. A capacitor connected between CD+ and CD- sets the offset-cancellation loop time constant of the input signal detection. See the <i>Detailed Description</i> section.                                                                                           |
| 23           | CZ-              | Connection for Offset-Cancellation Loop Capacitor. A capacitor connected between CZ+ and CZ-sets the offset-cancellation loop time constant of the main signal path. See the <i>Detailed Description</i> section.                                                                                       |
| 24           | CZ+              | Connection for Offset-Cancellation Loop Capacitor. A capacitor connected between CZ+ and CZ-sets the offset-cancellation loop time constant of the main signal path. See the <i>Detailed Description</i> section.                                                                                       |
| EP           | Exposed Pad      | Maxim recommends connecting the exposed pad to board ground.                                                                                                                                                                                                                                            |

### **Detailed Description**

Figure 1 is a functional diagram of the MAX3861 automatic gain-control amplifier. The MAX3861 is divided into three sections: main signal path, input signal detection, and output signal detection.

#### **Main Signal Path**

The main signal path consists of variable gain amplifiers with CML output levels and an offset-cancellation loop. This configuration allows for overall gains from -9.5dB to 43.5dB.

#### **Offset-Cancellation Loop**

The offset-cancellation loop partially reduces additional offset at the input. In communications systems using NRZ data with a 50% duty cycle, pulse-width distortion present in the signal or generated by the transimpedance amplifier appears as input offset and is partially removed by the offset-cancellation loop. An external capacitor is required between CZ+ and CZ- to compensate the offset-cancellation loop and determine the lower 3dB frequency of the signal path.

# Input Signal Detection and SD Circuitry

The input signal detection circuitry consists of variable gain amplifiers and threshold voltages. Input signal detection information is compared to an internal reference and creates the RSSI voltage and an internal reference signal. The signal detect (SD) circuitry indicates when the input signal is below the programmed threshold by comparing a voltage proportional to the RSSI signal with internally generated control voltages. The SD threshold is set by a control voltage developed across the external TH resistor (RTH). Two control voltages, VASSERT and VDEASSERT, define the signal detect assert and deassert levels. To prevent SD chatter in the region of the programmed threshold, 2.8dB to 6.3dB of hysteresis is built into the SD assert/deassert function. Thus, once asserted, SD is not deasserted until sufficient gain is retained. When input signal detection (SD and RSSI) is not required, connect EN to a TTL low to power down this circuitry.



Figure 1. Functional Diagram

#### Output Signal Monitor and Amplitude Control

Output amplitude typically can be adjusted from 400mV<sub>P-P</sub> to 920mV<sub>P-P</sub> by applying a control voltage (0V to 2.0V) to the SC pin. See the Output Signal Amplitude vs. SC Pin Voltage graph in the *Typical Operating Characteristics*. Connect the V<sub>REF</sub> pin (2.0V) to the SC pin for maximum output amplitude. The output signal monitor pin provides a DC voltage linearly proportional to the output signal.

### Design Procedure

#### **Program the SD Threshold**

The SD threshold is programmed by an external resistor, R<sub>TH</sub>, between the range of 2mV<sub>P-P</sub> to 100mV<sub>P-P</sub>. The circuit is designed to have approximately 4.5dB of hysteresis over the full range. See the Signal Detect Threshold vs. R<sub>TH</sub> graph in the *Typical Operating Characteristics* for proper sizing.

#### **Select the Coupling Capacitors**

When AC-coupling is desired, select coupling capacitors C<sub>IN</sub> and C<sub>OUT</sub> to minimize the receiver's deterministic jitter. Jitter is decreased as the input low-frequency cutoff (f<sub>IN</sub>) is decreased.

$$f_{IN} = \frac{1}{[2\pi(50)(C_{IN})]}$$

For ATM/SONET or other applications using scrambled NRZ data, select (C<sub>IN</sub>, C<sub>OUT</sub>)  $\geq$  0.1µF, which provides f<sub>IN</sub> < 32kHz. For Fibre Channel, Gigabit Ethernet, and other applications using 8B/10B data coding, select (C<sub>IN</sub>, C<sub>OUT</sub>)  $\geq$  0.01µF, which provides f<sub>IN</sub> < 320kHz.

#### Setting the Offset-Cancellation Loop Time Constant for Input Signal Detection Circuitry (Selecting CCD)

The capacitor between CD+ and CD- determines the time constant of the input signal detection DC offset-cancellation loop. A value of 0.1 $\mu$ F for CCD provides a low-frequency cutoff (fc) below 10kHz. If a lower cutoff frequency is desired, 0.22 $\mu$ F gives fC = 4.5kHz and 0.47 $\mu$ F gives fC = 2.1kHz. To guarantee stable operation, do not use a capacitor of less than 0.01 $\mu$ F.

#### Setting the Offset-Cancellation Loop Time Constant for the Main Signal Path (Selecting Ccz)

The capacitor between CZ+ and CZ- determines the time constant of the signal path DC offset-cancellation loop. To maintain stability, keep a one-decade separation between flN and the low-frequency cutoff (foC) associated with the DC offset-cancellation circuit. For SONET applications, flN < 32kHz, so foCMAX < 3.2kHz. Therefore, CCz = 0.22 $\mu$ F (foC = 2.99kHz), Ccz = 0.47 $\mu$ F (foC = 1.4kHz), or a greater value can be used. To guarantee stable operation, do not use a capacitor of less than 0.01 $\mu$ F.

#### Setting the Automatic Gain-Control Loop Time Constant (Selecting Ccg)

The automatic gain-control loop time constant is determined by the external capacitor connected between CG+ and CG-. Maxim recommends a value of at least 0.0022µF.

# Programming the Output Amplitude (Programming the SC Pin)

Output amplitude can be programmed from 400mV<sub>P-P</sub> to 920mV<sub>P-P</sub> by applying a voltage to the SC pin. See the Output Signal Amplitude vs. SC Pin Voltage graph in the *Typical Operating Characteristics*.



Figure 2. Input Interface



Figure 3. Output Interface



Figure 4. TH Interface



Figure 5. CG Interface



Figure 6. CD Interface



Figure 7. CZ Interface

## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



## **Chip Information**

TRANSISTOR COUNT: 952 PROCESS: SiGe Bipolar

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)

|        | COMMON DIMENSIONS |          |          |          |          |          |          |      |          |          |          |      |
|--------|-------------------|----------|----------|----------|----------|----------|----------|------|----------|----------|----------|------|
| PKG    | 12L 4x4           |          |          | 1        | 6L 4x4   | 20L 4x4  |          |      | 24L 4x4  |          |          |      |
| SYMBOL | MIN.              | NOM.     | MAX.     | MIN.     | NOM.     | MAX.     | MIN.     | NOM. | MAX.     | MIN.     | NOM.     | MAX. |
| Α      | 0.80              | 0.90     | 1.00     | 0.80     | 0.90     | 1.00     | 0.80     | 0.90 | 1.00     | 0.80     | 0.90     | 1.00 |
| A1     | 0.00              | 0.01     | 0.05     | 0.00     | 0.01     | 0.05     | 0.00     | 0.01 | 0.05     | 0.00     | 0.01     | 0.05 |
| A2     | 0.00              | 0.65     | 0.80     | 0.00     | 0.65     | 0.80     | 0.00     | 0.65 | 0.80     | 0.00     | 0.65     | 0.80 |
| A3     |                   | 0.20 REF |          | 0.20 REF |          | 0.20 REF |          |      | 0.20 REF |          |          |      |
| ь      | 0.28              | 0.33     | 0.40     | 0.23     | 0.28     | 0.35     | 0.18     | 0.23 | 0.30     | 0.18     | 0.23     | 0.30 |
| D      | 3.90              | 4.00     | 4.10     | 3.90     | 4.00     | 4.10     | 3.90     | 4.00 | 4.10     | 3.90     | 4.00     | 4.10 |
| D1     | 3.75 BSC          |          | 3.75 BSC |          |          | 3.75 BSC |          |      | 3.75 BSC |          |          |      |
| E      | 3.90              | 4.00     | 4.10     | 3.90     | 4.00     | 4.10     | 3.90     | 4.00 | 4.10     | 3.90     | 4.00     | 4.10 |
| E1     |                   | 3.75 BSC |          |          | 3.75 BS0 | ;        | 3.75 BSC |      |          | 3.75 BSC |          |      |
| e      | (                 | 0.80 BSC | ;        |          | 0.65 BS0 | •        | 0.50 BSC |      |          | 0.50 BSC |          |      |
| k      | 0.25              | _        | -        | 0.25     | _        | _        | 0.25     | -    | -        | 0.25     | _        | -    |
| L      | 0.50              | 0.60     | 0.75     | 0.50     | 0.60     | 0.75     | 0.50     | 0.60 | 0.75     | 0.30     | 0.40     | 0.55 |
| N      |                   | 12       |          | 16       |          | 20       |          | 24   |          |          |          |      |
| ND     |                   | 3        |          | 4        |          | 5        |          | 6    |          |          |          |      |
| NE     |                   | 3        |          |          | 4        |          | 5        |      |          | 6        |          |      |
| P      | 0.00              | 0.42     | 0.60     | 0.00     | 0.42     | 0.60     | 0.00     | 0.42 | 0.60     | 0.00     | 0.42     | 0.60 |
| ө      | 0.                | _        | 12°      | 0.       | _        | 12°      | 0.       | -    | 12°      | 0.       | <b>-</b> | 12°  |

| EXPOSED PAD VARIATIONS |      |      |      |      |      |      |  |  |  |
|------------------------|------|------|------|------|------|------|--|--|--|
| PKG.                   |      | D2   |      | E2   |      |      |  |  |  |
| CODES                  | MIN. | NDM. | MAX. | MIN. | N□M. | MAX. |  |  |  |
| G1244-2                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |  |
| G1644-1                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |  |
| G2044-3                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |  |
| G2044-4                | 1.55 | 1.70 | 1.85 | 1.55 | 1.70 | 1.85 |  |  |  |
| G2444-1                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |  |
| G2444-2                | 2.45 | 2.60 | 2.75 | 2.45 | 2.60 | 2.75 |  |  |  |

#### **NOTES:**

- 1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM)
- 2. DIMENSIONING & TOLERANCES CONFORM MUST TO ASME Y14.5M. 1994.
- \( \frac{\delta}{3} \) N IS THE NUMBER OF TERMINALS.

  No is the number of terminals in X-direction & No is the number of terminals in Y-direction.
- DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.
- THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR INK/LASER MARKED.
- 6 EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 7. ALL DIMENSIONS ARE IN MILLIMETERS.
- 8. PACKAGE WARPAGE MAX 0.05mm.
- (\$\frac{1}{2}\) APPLIED FOR EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING.
- 10. MEETS JEDEC MO220.
- 11. THIS PACKAGE OUTLINE APPLIES TO ANVIL SINGULATION (STEPPED SIDES).



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.