# L9216A/G Short-Loop Ringing SLIC with Ground Start #### Introduction The Agere Systems Inc. L9216 is a subscriber line interface circuit (SLIC) that is optimized for short-loop, power-sensitive applications. This device provides the complete set of line interface functionality, including power ringing needed to interface to a subscriber loop. This device has the capability to operate with a Vcc supply of 3.3 V or 5 V and is designed to minimize external components required at all device interfaces. #### **Features** - Onboard ringing generation - Three ringing input options: - Sine wave - PWM - Logic level square wave - Flexible Vcc options: - 5 V or 3.3 V Vcc - No -5 V required - Battery switch to minimize off-hook power - Eight operating states: - Scan mode for minimal power dissipation - Forward and reverse battery active - On-hook transmission states - Ground start (tip open) - Ring mode - Disconnect mode - Ultralow on-hook power: - 27 mW scan mode - 41 mW active mode - Two SLIC gain options to minimal external components in codec interface - Loop start, ring trip, and ground start detectors - Software-controllable dual current-limit option - 28-pin PLCC package - 48-pin MLCC package #### **Applications** - Voice over Internet Protocol (VoIP) - Cable Modems - Terminal Adapters (TA) - Wireless Local Loop (WLL) - Telcordia Technologies<sup>TM</sup> GR-909 Access - Network Termination (NT) - Key Systems #### Description This device is optimized to provide battery feed, ringing, and supervision on short-loop plain old telephone service (POTS) loops. This device provides power ring to the subscriber loop through amplification of a low-voltage input. It provides forward and reverse battery feed states, on-hook transmission, a low-power scan state, ground start (tip open), and a forward disconnect state. The device requires a Vcc and battery to operate. Vcc may be either a 5 V or a 3.3 V supply. The ringing signal is derived from the high-voltage battery. A battery switch is included to allow for use of a lower-voltage battery in the off-hook mode, thus minimizing short-loop off-hook power. Loop closure, ring trip, and ground start detectors are available. The loop closure detector has a fixed threshold with hysteresis. The ring trip detector requires a single-pole filter, thus minimizing external components required. The dc current limit is set and fixed by a logic controllable pin. Ground or open is applied to this pin set the current limit at the low or high value. The device is offered with two gain options. This allows for an optimized codec interface, with minimal external components regardless of whether a first-generation or a programmable third-generation codec is used. ## **Table of Contents** | Contents | rage | |-----------------------------------------------------|------| | Introduction | 1 | | Features | 1 | | Applications | 1 | | Description | 1 | | Features | 4 | | Description | 4 | | Architecture Diagram | 7 | | Pin Information | 8 | | Operating States | | | State Definitions | | | Forward Active | 11 | | Reverse Active | 11 | | Scan | 11 | | On-Hook Transmission—Forward Battery | 11 | | On-Hook Transmission—Reverse Battery | | | Disconnect | | | Ring | | | Ground Start | | | Thermal Shutdown | | | Absolute Maximum Ratings (@ T <sub>A</sub> = 25 °C) | | | Electrical Characteristics | | | Test Configurations | | | Applications | | | Power Control | | | dc Loop Current Limit | | | Overhead Voltage | | | Active Mode | | | Scan Mode | | | On-Hook Transmission Mode | | | Ring Mode | | | Loop Range | | | Battery Reversal Rate | | | Supervision | | | Loop Closure | | | Ring Trip | | | Tip or Ring Ground Detector | | | Power Ring | | | Sine Wave Input Signal and Sine Wave | 0 | | Power Ring Signal Output | 26 | | PWM Input Signal and Sine Wave Power | 20 | | Ring Signal Output | 28 | | 5 V Vcc Operation | | | 3.3 V Vcc Operation | | | Square Wave Input Signal and Trapezoidal | | | Power Ring Signal Output | 30 | | Contents | Page | |-------------------------------------------|------| | ac Applications | 32 | | ac Parameters | | | Codec Types | 32 | | First-Generation Codecs | | | Third-Generation Codecs | | | ac Interface Network | 32 | | Design Examples | 34 | | First-Generation Codec ac Interface | | | Network—Resistive Termination | 34 | | Example 1, Real Termination | 34 | | First-Generation Codec ac Interface | | | Network—Complex Termination | 37 | | Complex Termination Impedance Design | | | Example | 37 | | ac Interface Using First-Generation Codec | 37 | | Transmit Gain | 38 | | Receive Gain | 39 | | Hybrid Balance | 39 | | Blocking Capacitors | 40 | | Third-Generation Codec ac Interface | | | Network—Complex Termination | 42 | | Outline Diagrams | 44 | | 28-Pin PLCC | 44 | | 48-Pin MLCC | 45 | | 48-Pin MLCC, JEDEC MO-220 VKKD-2 | 46 | | Ordering Information | 47 | ## Table of Contents (continued) | Figures | Page | Tables | Page | |-------------------------------------------------|--------|--------------------------------------------------------|--------| | Figure 1. Architecture Diagram | 7 | Table 1. Pin Descriptions | 9 | | Figure 2. 28-Pin PLCC | | Table 2. Control States | | | Figure 3. 48-Pin MLCC | | Table 3. Supervision Coding | 10 | | Figure 4. Basic Test Circuit | | Table 4. Recommended Operating | | | Figure 5. Metallic PSRR | | Characteristics | 12 | | Figure 6. Longitudinal PSRR | | Table 5. Thermal Characteristics | 12 | | Figure 7. Longitudinal Balance | 21 | Table 6. Environmental Characteristics | 13 | | Figure 8. ac Gains | 21 | Table 7. 5 V Supply Currents | 13 | | Figure 9. Ringing Waveform Crest Factor = 1.0 | 625 | Table 8. 5 V Powering | 13 | | Figure 10. Ringing Waveform Crest Factor = 1 | .225 | Table 9. 3.3 V Supply Currents | 14 | | Figure 11. Ring Mode Typical Operation | 26 | Table 10. 3.3 V Powering | | | Figure 12. RINGIN Operation | | Table 11. 2-Wire Port | | | Figure 13. L9215/16 Ringing Input Circuit Sele | ection | Table 12. Analog Pin Characteristics | 16 | | Table for Square Wave and PWM | | Table 13. ac Feed Characteristics | 17 | | Inputs | 28 | Table 14. Logic Inputs and Outputs (Vcc = 5 V | ) 18 | | Figure 14. Modulation Waveforms | 29 | Table 15. Logic Inputs and Outputs (Vcc = 3.3 | | | Figure 15. 5 V PWM Signal Amplitude | 29 | Table 16. Ground Start | 18 | | Figure 16. Ringing Output on RING, with | | Table 17. Ringing Specifications | 19 | | Vcc = 5 V | 29 | Table 18. Ring Trip | 19 | | Figure 17. 3.3 V PWM Signal Amplitude | 30 | Table 19. Typical Active Mode On- to Off-Hool | Κ. | | Figure 18. Ringing Output on RING, with | | Tip/Ring Current-Limit Transient | | | Vcc = 3.1 V | 30 | Response | 23 | | Figure 19. Square Wave Input Signal and | | Table 20. FB1 and FB2 Values vs. Typical Rai | mp | | Trapezoidal Power Ring Signal Out | tput30 | Time | 24 | | Figure 20. Crest Factor vs. Battery Voltage | 31 | Table 21. Onset of Power Ringing Clipping | | | Figure 21. Crest Factor vs. R ( $k\Omega$ ) | 31 | $Vcc = 5 V$ , Cinput = 0.47 $\mu$ F | 27 | | Figure 22. ac Equivalent Circuit | 35 | Table 22. Onset of Power Ringing Clipping | | | Figure 23. Agere T7504 First-Generation Code | ec | $Vcc = 3.1 \text{ V, Cinput} = 0.47 \mu\text{F} \dots$ | 27 | | Resistive Termination | 35 | Table 23. Signal and Component Selection Ch | art 28 | | Figure 24. Interface Circuit Using First-Genera | ation | Table 24. Parts List L9216; Agere T7504 First- | - | | Codec (Blocking Capacitors Not | | Generation Codec Resistive Termina | ation; | | Shown) | 38 | Nonmeter Pulse Application | 36 | | Figure 25. ac Interface Using First-Generation | Codec | Table 25. Parts List L9216; Agere T7504 First- | - | | (Including Blocking Capacitors) for | | Generation Codec Complex Termina | | | Complex Termination Impedance. | 40 | Meter Pulse Application | 41 | | Figure 26. Agere T7504 First-Generation Code | | Table 26. Parts List L9216; Agere T8536 | | | Complex Termination | | Third-Generation Codec ac and | | | Figure 27. Third-Generation Codec ac Interfac | e | dc Parameters; Fully Programmable | 43 | | Network; Complex Termination | 42 | | | #### **Features** - Onboard balanced ringing generation: - No ring relay - No bulk ring generator required - 15 Hz to 70 Hz ring frequency supported - Sine wave input-sine wave output - PWM input-sine wave output - Square wave input-trapezoidal output - Power supplies requirements: - Vcc talk battery and ringing battery required - No -5 V supply required - No high-voltage positive supply required - Flexible Vcc options: - 5 V or 3.3 V Vcc operation - 5 V or 3.3 V Vcc interchangeable and transparent to users - Battery switch via logic control: - Minimize off-hook power dissipation - Minimal external components required - Eight operating states: - Forward active, VBAT2 applied - Polarity reversal active, VBAT2 applied - On-hook transmission, VBAT1 applied - On-hook transmission polarity reversal, VBAT1 applied - Ground start - Scan - Forward disconnect - Ring mode - Unlatched parallel data control interface - Ultralow SLIC power: - Scan 37 mW (Vcc = 5 V) - Forward/reverse active 54 mW (Vcc = 5 V) - Scan 27 mW (Vcc = 3.3 V) - Forward/reverse active 41 mW (Vcc = 3.3 V) - Supervision: - Loop start, fixed threshold with hysteresis - Ring trip, single-pole ring trip filtering, fixed threshold as a function of battery voltage - Ring current for ground start applications, useradjustable threshold - Adjustable current limit: - 25 mA or 40 mA via ground or open to control input - Overhead voltage: - Clamped typically <51 V differentially</p> - Clamped maximum <56.5 V single-ended - Thermal shutdown protection with hysteresis - Longitudinal balance: - Telcordia Technologies GR-909 balance - ac interface: - Two SLIC gain options to minimize external components required for interface to first- or third-generation codecs - Sufficient dynamic range for direct coupling to codec output - 28-pin PLCC/48-pin MLCC package - 90 V CBIC-S technology ## **Description** The L9216 is designed to provide battery feed, ringing, and supervision functions on short plain old telephone service (POTS) loops. This device is designed for ultralow power in all operating states. The L9216 offers eight operating states. The device assumes uses of a lower-voltage talk battery, a higher-voltage ringing battery, and a Vcc supply. The L9216 requires only a positive Vcc supply. No –5 V supply is needed. The L9216 can operate with a Vcc of either 5 V or 3.3 V, allowing for greater user flexibility. The choice of Vcc voltage is transparent to the user; the device will function with either supply voltage connected. Two batteries are used: - A high-voltage ring battery (VBAT1). VBAT1 is a maximum -75 V. VBAT1 is used for power ring signal amplification and for scan, on-hook transmission, and ground start modes. This supply is current limited to approximately the maximum power ringing current, typically 50 mA. - A lower-voltage talk battery (VBAT2). VBAT2 is used for active mode powering. ## **Description** (continued) Forward and reverse battery active modes are used for off-hook conditions. Since this device is designed for short-loop applications, the lower-voltage VBAT2 is applied during the forward and reverse active states. Battery reversal is quiet, without breaking the ac path. Rate of battery reversal may be ramped to control switching time. The magnitude of the overhead voltage in the forward and reverse active modes has a typical default value of 6.0 V, allowing for an undistorted signal of 3.14 dBm into 900 $\Omega$ . This overhead is fixed. The ring trip detector is turned off during active modes to conserve power. Because on-hook transmission is not allowed in the scan mode, an on-hook transmission mode is defined. This mode is functionally similar to the active mode, except the tip ring voltage is derived from the higher VBAT1 rather than VBAT2. In the on-hook transmission modes with a primary battery whose magnitude is greater than a nominal 51 V, the magnitude of the tip to ground and ring to ground voltage is clamped at less than 56.5 V. To minimize on-hook power, a low-power scan mode is available. In this mode, all functions except off-hook supervision are turned off to conserve power. On-hook transmission is not allowed in the scan mode. In the scan mode with a primary battery whose magnitude is greater than a nominal 51 V, the magnitude of the tip to ground and ring to ground voltage is clamped at less than 56.5 V. A forward disconnect mode is provided, where all circuits are turned off and power is denied to the loop. The device offers a ring mode, in which a power ring signal is provided to the tip/ring pair. During the ring mode, a user-supplied low-voltage ring signal (ac-coupled) is input to the device's RINGIN input. This signal is amplified to produce the power ring signal. This signal may be a sine wave or filtered square wave to produce a sine wave on trapezoidal output. Ring trip detector and common-mode current detector are active during the ring mode. This feature eliminates the need for a separate external ring relay, associated external circuitry, and a bulk ringing generator. See the Applications section of this data sheet for more information. The device offers a ground start mode. In this mode, the tip drive amplifier is turned off. The device presents a high impedance (>100 k $\Omega$ ) to PT and a current-limited battery (VBAT1) to PR. VBAT1 is clamped to less than 56.5 V in this mode as PR. A ring current detector for ring ground detection is included for ground start applications. The threshold is user programmable via external resistors. See the Applications section of this data sheet for more information on supervision functions. Output pin RGDET indicates current flowing in the ring lead. Both the ring trip and loop closure supervision functions are included. The loop closure has a fixed typical 10.5 mA on- to off-hook threshold in the active mode and a fixed 11.5 mA on- to off-hook threshold from the scan mode. In either case, there is a 2 mA hysteresis. The ring trip detector requires only a single-pole filter at the input, minimizing external components. The ring trip threshold at a given battery voltage is fixed. Typical ring trip threshold is 42.5 mA for a -70 V VBAT1. Upon reaching the thermal shutdown temperature, the device will enter an all-off mode. Upon cooling, the device will re-enter the state it was in prior to thermal shutdown. Hysteresis is built in to prevent oscillation. Longitudinal balance is consistent with North American GR-909 requirements. Specifications are given in Table 12. Data control is via a parallel unlatched control scheme. The dc current limit is fixed to either 25 mA or 40 mA depending if ground or open is applied to the VPROG current-limit programming pin. Programming accuracy is ±8%. Circuitry is added to the L9216 to minimize the inrush of current from the Vcc supply and to the battery supply during an on- to off-hook transition, thus saving in power supply design cost. See the Applications section of this data sheet for more information. Overhead in the active modes (V<sub>BAT2</sub> applied) is fixed to approximately 6.0 V is achieved. This is adequate for a 3.14 dBm overload into 900 $\Omega$ . Transmit and receive gains have been chosen to minimize the number of external components required in the SLIC-codec ac interface, regardless of the choice of codec. ## **Description** (continued) The L9216 uses a voltage feed-current sense architecture; thus, the transmit gain is a transconductance. The L9216 transconductance is set via a single external resistor, and this device is designed for optimal performance with a transconductance set at 300 V/A. The L9216 offers an option for a single-ended to differential receive gain of either 8 or 2. These options are mask programmable at the factory and are selected by choice of code. A receive gain of 8 is more appropriate when choosing a first-generation type codec where termination impedance, hybrid balance, and overall gains are set by external analog filters. The higher gain is typically required for synthesization of complex termination impedance. A receive gain of 2 is more appropriate when choosing a third-generation type codec. Third-generation codecs will synthesize termination impedance and set hybrid balance and overall gains. To accomplish these functions, third-generation codecs typically have both analog and digital gain filters. For optimal signal to noise performance, it is best to operate the codec at a higher gain level. If the SLIC then provides a high gain, the SLIC output may be saturated causing clipping distortion of the signal at tip and ring. To avoid this situation, with a higher gain SLIC, external resistor dividers are used. These external components are not necessary with the lower gain offered by the L9216. See the Applications section of this data sheet for more information. The L9216 is internally referenced to 1.5 V. This reference voltage is output at the VREF output of the device. The SLIC output VITR is also referenced to 1.5 V; therefore, it must be ac coupled to the codec input. However, the SLIC inputs RCVP/RCVN are floating inputs. If there is not feedback from RCVP/RCVN to VITR, RCVP/RCVN may be directly coupled to the codec output. If there is feedback from RCVP/RCVN to VITR, RCVP/RCVN must be ac coupled to the codec output. The L9216 is packaged in a 28-pin PLCC package and an ultrasmall 48-pin MLCC package. Use L9216A for gain of eight applications and L9216G for gain of two applications. ## **Architecture Diagram** Figure 1. Architecture Diagram #### **Pin Information** 12-3558.d (F) Figure 2. 28-Pin PLCC Figure 3. 48-Pin MLCC ## Pin Information (continued) **Table 1. Pin Descriptions** | 28-Pin<br>PLCC | 48-Pin<br>MLCC | Symbol | Туре | Name/Function | |----------------|------------------------------------------------------------------------------------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 43 | NSTAT | 0 | Loop Closure Detector Output—Ring Trip Detector Output. When low, this logic output indicates that an off-hook condition exists or ringing is tripped. | | 2 | 45 | VITR | 0 | <b>Transmit ac Output Voltage.</b> Output of internal AAC amplifier. This output is a voltage that is directly proportional to the differential ac tip/ring current. | | 3 | 47 | RCVP | I | <b>Receive ac Signal Input (Noninverting).</b> This high-impedance input controls the ac differential voltage on tip and ring. This node is a floating input. | | 4 | 48 | RCVN | I | <b>Receive ac Signal Input (Inverting).</b> This high-impedance input controls the ac differential voltage on tip and ring. This node is a floating input. | | 5 | 1 | RINGIN | I | <b>Power Ring Signal Input.</b> ac-couple to a sine wave or lower crest factor low-voltage ring signal. The input here is amplified to provide the full power ring signal at tip and ring. This signal may be applied continuously, even during nonringing states. | | 6 | 6 | DCOUT | 0 | <b>dc Output Voltage.</b> This output is a voltage that is directly proportional to the absolute value of the differential tip/ring current. This is used to set ring trip threshold. | | 7 | 7 | VPROG | I | <b>Current-Limit Program Input.</b> Connect ground to this pin to set current-limit to 25 mA, float to this pin to set current limit to 40 mA. | | 8 | 9 | CF2 | _ | Filter Capacitor. Connect a capacitor from this node to ground. | | 9 | 10 | CF1 | _ | Filter Capacitor. Connect a capacitor from this node to CF2. | | 10 | 12 | RTFLT | _ | <b>Ring Trip Filter.</b> Connect this lead to DCOUT via a resistor and to AGND with a capacitor to filter the ring trip circuit to prevent spurious responses. A single-pole filter is needed. | | 11 | 13 | VREF | 0 | <b>SLIC Internal Reference Voltage.</b> Output of internal 1.5 V reference voltage. | | 12 | 15 | AGND | GND | Analog Signal Ground. | | 13 | 16 | Vcc | PWR | <b>Analog Power Supply.</b> User choice of 5 V or 3.3 V nominal power or supply. | | 14 | 19 | VBAT1 | PWR | Battery Supply 1. High-voltage battery. | | 15 | 20 | VBAT2 | PWR | Battery Supply 2. Lower-voltage battery. | | 16 | 22 | BGND | GND | Battery Ground. Ground return for the battery supplies. | | _ | 2, 3, 4, 5, 8,<br>11, 14, 17,<br>18, 21, 27,<br>28, 30, 32,<br>36, 37, 39,<br>42, 44, 46 | NC | _ | No Connection. | | 17 | 23 | RGDET | 0 | Ring Ground Detect. When high, this open collector output indicates the presence of a ring ground or a tip ground. This supervision output may be used in ground key, ground start or commonmode fault detection applications. | | 18 | 24 | ICM | I | <b>Common-Mode Current Sense.</b> To program tip or ring ground sense threshold, connect a resistor to Vcc and connect a capacitor to AGND to filter 50/60 Hz. If unused, the pin is connected to ground. | ## Pin Information (continued) Table 1. Pin Descriptions (continued) | 28-Pin<br>PLCC | 48-Pin<br>MLCC | Symbol | Туре | Name/Function | |----------------|----------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | 25 | FB2 | | <b>Polarity Reversal Slowdown Capacitor.</b> Connect a capacitor from this node to ground for controlling rate of battery reversal. If ramped battery reversal is not desired, this pin is left open. | | 20 | 26 | FB1 | 1 | <b>Polarity Reversal Slowdown Capacitor.</b> Connect a capacitor from this node to ground for controlling rate of battery reversal. If ramped battery reversal is not desired, this pin is left open. | | 21 | 29 | PT | I/O | <b>Protected Tip.</b> The output drive of the tip amplifier and input to the loop sensing circuit. Connect to loop through overvoltage and overcurrent protection. | | 22 | 31 | PR | I/O | <b>Protected Ring.</b> The output drive of the ring amplifier and input to the loop sensing circuit. Connect to loop through overvoltage and overcurrent protection. | | 23 | 33 | B2 | Id | State Control Input. These pins have an internal 110 $k\Omega$ pull-down. | | 24 | 34 | B1 | Id | | | 25 | 35 | В0 | Id | | | 26 | 38 | ITR | I | <b>Transmit Gain.</b> Input to AX amplifier. Connect a 4.75 k $\Omega$ resistor from this node to VTX to set transmit gain. Gain shaping for termination impedance with a first-generation codec is also achieved with a network from this node to VTX. | | 27 | 40 | VTX | 0 | <b>ac Output Voltage.</b> Output of internal AX amplifier. The voltage at this pin is directly proportional to the differential tip/ring current. | | 28 | 41 | TXI | I | ac/dc Separation. Input to internal AAC amplifier. Connect a 0.1 $\mu F$ capacitor from this pin to VTX. | ## **Operating States** **Table 2. Control States** | В0 | B1 | B2 | State | |----|----|----|------------------------------------------------| | 1 | 1 | 0 | Forward active | | 1 | 0 | 0 | Reverse active | | 1 | 1 | 1 | On-hook transmission forward battery | | 1 | 0 | 1 | On-hook transmission reverse battery | | 0 | 0 | 1 | Ground start | | 0 | 1 | 1 | Scan | | 0 | 0 | 0 | Disconnect, device will power up in this state | | 0 | 1 | 0 | Ring | **Table 3. Supervision Coding** | NSTAT | RGDET | |--------------------------------------------------------------|----------------------------| | 0 = off-hook or ring trip or TSD. | 0 = no ring or tip ground. | | 1 = on-hook and no ring trip and no TSD or DISCONNECT state. | 1 = ring or tip ground. | #### **State Definitions** #### **Forward Active** - Pin PT is positive with respect to PR. - VBAT2 is applied to tip/ring drive amplifiers. - Loop closure and common-mode detect are active. - Ring trip detector is turned off to conserve power. - Overhead is set to nominal 6.0 V for undistorted transmission of 3.14 dBm into 900 Ω. #### **Reverse Active** - Pin PR is positive with respect to PT. - VBAT2 is applied to tip/ring drive amplifiers. - Loop closure and common-mode detect are active. - Ring trip detector is turned off to conserve power. - Overhead is set to nominal 6.0 V for undistorted transmission of 3.14 dBm into 900 Ω. #### Scan - Except for loop closure, all circuits (including ring trip and common-mode detector) are powered down. - On-hook transmission is disabled. - Pin PT is positive with respect to PR, and VBAT1 is applied to tip/ring. - The tip to ring on-hook differential voltage will be typicallybetween −44 V and −51 V with a −70 V primary battery. ## **On-Hook Transmission—Forward Battery** - Pin PT is positive with respect to PR. - VBAT1 is applied to tip/ring drive amplifiers. - Supervision circuits, loop closure, and commonmode detect are active. - Ring trip detector is turned off to conserve power. - On-hook transmission is allowed. - The tip-to-ring on-hook differential voltage will be typically between -41 V and -49 V with a -70 V primary battery. #### On-Hook Transmission—Reverse Battery - Pin PR is positive with respect to PT. - VBAT1 is applied to tip/ring drive amplifiers. - Supervision circuits, loop closure, and commonmode detect are active. - Ring trip detector is turned off to conserve power. - On-hook transmission is allowed. - The tip-to-ring on-hook differential voltage will be typically between −41 V and −49 V with a −70 V primary battery. #### **Disconnect** - The tip/ring amplifiers and all supervision are turned off. - The SLIC goes into a high-impedance state. - NSTAT is forced high (on-hook). - Device will power up in this state. #### Ring - Power ring signal is applied to tip and ring. - Input waveform at RINGIN is amplified. - Ring trip supervision and common-mode current supervision are active; loop closure is inactive. - Overhead voltage is reduced to typically 4 V. - Current is limited by saturation current of the amplifiers themselves, typically 100 mA at 125 °C. #### **Ground Start** - Tip drive amplifer is turned off. - Device presents a high impedance (>100 kΩ) to pin PT. - Device presents a clamped (<56.5 V) current-limited battery (VBAT1) to PR. - Output pin RGDET indicates current flowing in the ring lead. #### **Thermal Shutdown** - Not controlled via truth table inputs. - NSTAT is forced low (off-hook) during this state. - This mode is caused by excessive heating of the device, such as may be encountered in an extended power cross situation. ## **Absolute Maximum Ratings** (@ TA = 25 °C) Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|----------|-----------|-----|-----------|------| | dc Supply (Vcc) | _ | -0.5 | _ | 7.0 | V | | Battery Supply (VBAT1) | _ | _ | _ | -80 | V | | Battery Supply (VBAT2) | _ | _ | _ | VBAT1 | V | | Logic Input Voltage | _ | -0.5 | _ | Vcc + 0.5 | V | | Logic Output Voltage | _ | -0.5 | _ | Vcc + 0.5 | V | | Operating Temperature Range | _ | -40 | _ | 125 | °C | | Storage Temperature Range | _ | -40 | _ | 150 | °C | | Relative Humidity Range | _ | 5 | _ | 95 | % | | PT or PR Fault Voltage (dc) | VPT, VPR | VBAT – 5 | _ | 3 | V | | PT or PR Fault Voltage (10 x 1000 μs) | VPT, VPR | VBAT – 15 | _ | 15 | V | | Ground Potential Difference (BGND to AGND) | _ | _ | _ | ±1 | V | Note: The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. For example, inductance in a supply lead could resonate with the supply filter capacitor to cause a destructive overvoltage. **Table 4. Recommended Operating Characteristics** | Parameter | Min | Тур | Max | Unit | |-----------------------------------------|------|-----------------|-----------------|------| | 5 V dc Supplies (Vcc) | _ | 5.0 | 5.25 | V | | 3 V dc Supplies (Vcc) | 3.13 | 3.3 | _ | V | | High Office Battery Supply (VBAT1) | -60 | <del>-</del> 70 | <del>-</del> 75 | V | | Auxiliary Office Battery Supply (VBAT2) | -12 | _ | VBAT1 | V | | Operating Temperature Range | -40 | 25 | 85 | °C | **Table 5. Thermal Characteristics** | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------|-----|----------------------| | Thermal Protection Shutdown (Tjc) <sup>1</sup> | 150 | 165 | _ | °C | | 28-pin PLCC Thermal Resistance Junction to Ambient (θJA) <sup>2</sup> : Natural Convection 2S2P Board Natural Convection 2S0P Board Wind Tunnel 100 Linear Feet per Minute (LFPM) 2S2P Board Wind Tunnel 100 Linear Feet per Minute (LFPM) 2S0P Board | _<br>_<br>_ | 35.5<br>50.5<br>31.5<br>42.5 | | °C/W<br>°C/W<br>°C/W | | 48-pin MLCC Thermal Resistance Junction to Ambient (θJA) <sup>1, 2</sup> | _ | 38 | _ | °C/W | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup> Airflow, PCB board layers, and other factors can greatly affect this parameter. #### **Electrical Characteristics** #### **Table 6. Environmental Characteristics** | Parameter | Min | Тур | Max | Unit | |-----------------------------|-----|-----|-----------------|------| | Temperature Range | -40 | _ | 85 | °C | | Humidity Range <sup>1</sup> | 5 | | 95 <sup>1</sup> | %RH | <sup>1.</sup> Not to exceed 26 grams of water per kilogram of dry air. #### **Table 7. 5 V Supply Currents** $V_{BAT1} = -70 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 5 \text{ V}.$ | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|-----|------|------|------| | Supply Currents (scan state; no loop current): | | | | | | Ivec | | 4.30 | 4.80 | mA | | IVBAT1 | | 0.24 | 0.35 | mΑ | | IVBAT2 | | 3 | 6 | μΑ | | Supply Currents (forward/reverse active; no loop current, with or without PPM, | | | | | | VBAT2 applied): | | | | | | lvcc | | 5.95 | 7.0 | mΑ | | IVBAT1 | _ | 25 | 85 | μΑ | | IVBAT2 | | 1.2 | 1.40 | mΑ | | Supply Currents (on-hook transmission mode; no loop current, with or without | | | | | | PPM, VBAT1 applied): | | | | | | Ivec | | 6.0 | 7.0 | mA | | IVBAT1 | | 1.5 | 1.9 | mΑ | | IVBAT2 | | 1.5 | 6 | μΑ | | Supply Currents (disconnect mode): | | | | | | Ivec | _ | 2.7 | 3.75 | mΑ | | IVBAT1 | _ | 15 | 110 | μΑ | | IVBAT2 | | 3.5 | 25 | μΑ | | Supply Currents (ground start mode, no loop current): | | | | | | lvcc | _ | 4.0 | _ | mΑ | | IVBAT1 | | 0.24 | _ | mΑ | | IVBAT2 | _ | 2 | _ | μΑ | | Supply Currents (ring mode; no load): | | | | | | lvcc | | 5.9 | 6.5 | mΑ | | IVBAT1 | _ | 1.8 | 2.2 | mA | | IVBAT2 | _ | 2 | 6 | μΑ | #### Table 8. 5 V Powering $V_{BAT1} = -70 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 5 \text{ V}.$ | Parameter | | Тур | Max | Unit | |-------------------------------------------------------------------------------|---|-----|-----|------| | Power Dissipation (scan state; no loop current) | _ | 38 | 46 | mW | | Power Dissipation (forward/reverse active; no loop current, VBAT2 applied) | _ | 57 | 64 | mW | | Power Dissipation (on-hook transmission mode; no loop current, VBAT1 applied) | _ | 135 | 165 | mW | | Power Dissipation (disconnect mode) | _ | 14 | 23 | mW | | Power Dissipation (ground start mode) | _ | 37 | _ | mW | | Power Dissipation (ring mode; no load) | _ | 156 | 184 | mW | ## Table 9. 3.3 V Supply currents $V_{BAT1} = -70 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 3.3 \text{ V}.$ | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|-----|------|------|------| | Supply Currents (scan state; no loop current): | | | | | | Ivcc | _ | 3.2 | 3.6 | mΑ | | IVBAT1 | _ | 0.24 | 0.35 | mΑ | | IVBAT2 | _ | 3 | 6 | μΑ | | Supply Currents (forward/reverse active; no loop current, VBAT2 applied): | | | | | | Ivcc | _ | 4.8 | 5.7 | mΑ | | IVBAT1 | _ | 25 | 85 | μΑ | | IVBAT2 | _ | 1.2 | 1.4 | mA | | Supply Currents (on-hook transmission mode; no loop current, VBAT1 applied): | | | | | | lvcc | _ | 4.9 | 5.7 | mΑ | | IVBAT1 | _ | 1.5 | 1.9 | mΑ | | IVBAT2 | _ | 1.5 | 6 | μΑ | | Supply Currents (disconnect mode): | | | | | | lvcc | _ | 1.8 | 2.5 | mA | | IVBAT1 | _ | 8 | 110 | μΑ | | IVBAT2 | _ | 2 | 25 | μΑ | | Supply Currents (ground start mode, no loop current): | | | | | | lvcc | _ | 3.1 | _ | mΑ | | IVBAT1 | _ | 0.24 | _ | mA | | IVBAT2 | — | 2 | _ | μΑ | | Supply Currents (ring mode; no load): | | | | | | Ivcc | _ | 4.70 | 5.4 | mA | | IVBAT1 | _ | 1.8 | 2.2 | mA | | IVBAT2 | _ | 2 | 6 | μΑ | #### Table 10. 3.3 V Powering $V_{BAT1} = -70 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 3.3 \text{ V}.$ | Parameter | | Тур | Max | Unit | |-------------------------------------------------------------------------------|---|-----|------|------| | Power Dissipation (scan state; no loop current) | _ | 27 | 36.5 | mW | | Power Dissipation (forward/reverse active; no loop current, VBAT2 applied) | _ | 42 | 53 | mW | | Power Dissipation (on-hook transmission mode; no loop current, VBAT1 applied) | _ | 121 | 151 | mW | | Power Dissipation (disconnect mode) | _ | 6.5 | 15 | mW | | Power Dissipation (ground start mode) | _ | 27 | | mW | | Power Dissipation (ring mode; no loop current) | _ | 141 | 172 | mW | #### Table 11. 2-Wire Port | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|--------------|--------------|-------------------|-------------| | Tip or Ring Drive Current = dc + Longitudinal + Signal Currents | 105 | _ | _ | mAp | | Tip or Ring Drive Current = Ringing + Longitudinal | 65 | _ | _ | mAp | | Signal Current | 10 | _ | _ | mArms | | Longitudinal Current Capability per Wire (Longitudinal current is independent of dc loop current.) | 8.5 | 15 | _ | mArms | | Ringing Current (RLOAD = 1386 $\Omega$ + 40 $\mu$ F) | 29 | _ | _ | mArms | | Ringing Current Limit (RLOAD = $100 \Omega$ ) | _ | _ | 50 | mAp | | dc Loop Current—ILIM (VBAT2 applied, RLOOP = 100 $\Omega$ ): VPROG = 0 VPROG = Open | _ | 25<br>40 | _ | mA<br>mA | | dc Current Variation | _ | | ±8 | % | | dc Feed Resistance (does not include protection resistors) | _ | 50 | _ | Ω | | Open Loop Voltages: Scan Mode: | | | | | | VBAT1 > 51 V VTIP - VRING PR to Battery Ground PT to Battery Ground OHT Mode: | 44<br>—<br>— | 51<br>—<br>— | —<br>56.5<br>56.5 | V<br>V<br>V | | VBAT1 > 51 V VTIP - VRING PR to Battery Ground PT to Battery Ground Active Mode: | 41<br>—<br>— | 49<br>—<br>— | —<br>56.5<br>56.5 | V<br>V<br>V | | PT - PR - VBAT2 <br> Ring Mode:<br> PT - PR - VBAT1 | 5.75<br>— | 6.25<br>4 | 6.75<br>— | V | Table 11. 2-Wire Port (continued) | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------|-----|------|-----|------| | Loop Closure Threshold: | | | | | | Active/On-hook Transmission Modes | _ | 10.5 | _ | mA | | Scan Mode | _ | 11.5 | _ | mA | | Loop Closure Threshold Hysteresis: | | | | | | Vcc = 5 V Active Mode | _ | 2 | _ | mA | | Vcc = 3.3 V Active Mode | _ | 1 | _ | mA | | Vcc = 5 V Ground Start Mode | _ | 6 | _ | mA | | Vcc = 3.3 V Ground Start Mode | _ | 5 | _ | mA | | Longitudinal to Metallic Balance at PT/PR | | | | | | Test Method: Q552 (11/96) Section 2.1.2 and IEEE® 455: | | | | | | 300 Hz to 600 Hz | 52 | _ | _ | dB | | 600 Hz to 3.4 kHz | 52 | _ | | dB | | Metallic to Longitudinal (harm) Balance: | | | | | | 200 Hz to 1000 Hz | 40 | _ | _ | dB | | 100 Hz to 4000 Hz | 40 | _ | _ | dB | | PSRR 500 Hz—3000 Hz: | | | | | | VBAT1, VBAT2 | 45 | _ | _ | dB | | Vcc (5 V operation) | 35 | _ | _ | dB | **Table 12. Analog Pin Characteristics** | Parameter | Min | Тур | Max | Unit | |-------------------------------------------|-------------|------|-----------|------| | TXI (input impedance) | _ | 100 | _ | kΩ | | Output Offset (VTX) | _ | _ | ±10 | mV | | Output Offset (VITR) | _ | _ | 100 | mV | | Output Drive Current (VTX) | ±300 | _ | _ | μΑ | | Output Drive Current (VITR) | ±10 | _ | _ | μΑ | | Output Voltage Swing: | | | | | | Maximum (VTX, VITR) | AGND | _ | Vcc | V | | Minimum (VTX) | AGND + 0.25 | _ | Vcc - 0.5 | V | | Minimum (VITR) | AGND + 0.35 | _ | Vcc - 0.4 | V | | Output Short-circuit Current | _ | _ | ±50 | mA | | Output Load Resistance | 10 | _ | | kΩ | | Output Load Capacitance | _ | 20 | _ | pF | | RCVN and RCVP: | | | | | | Input Voltage Range (Vcc = 5 V) | 0 | _ | Vcc - 0.5 | V | | Input Voltage Range (Vcc = 3.3 V) | 0 | _ | Vcc - 0.3 | V | | Input Bias Current | _ | 0.05 | _ | μΑ | | Differential PT/PR Current Sense (DCOUT): | | | | | | Gain (PT/PR to DCOUT) | _ | 67 | _ | V/A | | Offset Voltage at ILOOP = 0 | -20 | _ | 20 | mV | **Table 13. ac Feed Characteristics** | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|-----------------------------|-----------------------| | ac Termination Impedance <sup>1</sup> | 150 | 600 | 1400 | Ω | | Total Harmonic Distortion (200 Hz—4 kHz) <sup>2</sup> : Off-hook On-hook | _ | _ | 0.3<br>1.0 | % | | Transmit Gain (f = 1004 Hz, 1020 Hz, current limit) <sup>3</sup> : PT/PR Current to VITR | 300 – 3% | 300 | 300 + 3% | V/A | | Receive Gain, f = 1004 Hz, 1020 Hz Open Loop: RCVP or RCVN to PT—PR (gain of 8 option, L9216A) RCVP or RCVN to PT—PR (gain of 2 option, L9216G) | 7.76<br>1.94 | 8<br>2 | 8.24<br>2.06 | _ | | Gain vs. Frequency (transmit and receive) <sup>2</sup> 600 Ω Termination, 1004 Hz, 1020 Hz Reference: 200 Hz—300 Hz 300 Hz—3.4 kHz 3.4 kHz—20 kHz 20 kHz—266 kHz | -0.3<br>-0.05<br>-3.0 | 0<br>0<br>0 | 0.05<br>0.05<br>0.05<br>2.0 | dB<br>dB<br>dB<br>dB | | Gain vs. Level (transmit and receive) <sup>2</sup> 0 dBV Reference: –55 dB to +3.0 dB | -0.05 | 0 | 0.05 | dB | | Idle-channel Noise (tip/ring) 600 $\Omega$ Termination: Psophometric C-Message 3 kHz Flat | | -82<br>8<br>— | -77<br>13<br>20 | dBmp<br>dBrnC<br>dBrn | | Idle-channel Noise (VTX) 600 Ω Termination: Psophometric C-Message 3 kHz Flat | _<br>_<br>_ | -82<br>8<br> | -77<br>13<br>20 | dBmp<br>dBrnC<br>dBrn | <sup>1.</sup> Set externally either by discrete external components or a third- or fourth-generation codec. Any complex impedance R1 + R2 $\parallel$ C between 150 $\Omega$ and 1400 $\Omega$ can be synthesized. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>3.</sup> VITR transconductance depends on the resistor from ITR to VTX. This gain assumes an ideal 4750 $\Omega$ , the recommended value. Positive current is defined as the differential current flowing from PT to PR. ## Table 14. Logic Inputs and Outputs (Vcc = 5 V) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------|------|-----|-----|------| | Input Voltages: | | | | | | | Low Level | VIL | -0.5 | 0.4 | 0.7 | V | | High Level | Vih | 2.0 | 2.4 | Vcc | V | | Input Current: | | | | | | | Low Level (Vcc = 5.25 V, Vı = 0.4 V) | lı∟ | _ | _ | ±50 | μΑ | | High Level (Vcc = 5.25 V, Vı = 2.4 V) | Іін | _ | _ | ±50 | μΑ | | Output Voltages (open collector with internal pull-up resistor): | | | | | | | Low Level (Vcc = 4.75 V, lo <sub>L</sub> = 200 μA) | Vol | 0 | 0.2 | 0.4 | V | | High Level (Vcc = 4.75 V, IoH = $-20 \mu$ A) | Vон | 2.4 | _ | Vcc | V | ## Table 15. Logic Inputs and Outputs (Vcc = 3.3 V) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------|--------|------|-----|-----|------| | Input Voltages: | | | | | | | Low Level | VIL | -0.5 | 0.2 | 0.5 | V | | High Level | Vih | 2.0 | 2.5 | Vcc | V | | Input Current: | | | | | | | Low Level (Vcc = 3.46 V, Vı = 0.4 V) | lı∟ | _ | _ | ±50 | μΑ | | High Level (Vcc = 3.46 V, Vı = 2.4 V) | Iн | _ | _ | ±50 | μΑ | | Output Voltages (open collector with internal 60 kΩ pull-up resistor): | | | | | | | Low Level (Vcc = 3.13 V, lo <sub>L</sub> = 200 μA) | Vol | 0 | 0.2 | 0.5 | V | | High Level (Vcc = $3.13$ V, IoH = $-5 \mu$ A) | Vон | 2.2 | _ | Vcc | V | #### **Table 16. Ground Start** | Parameter | Min | Тур | Max | Unit | |---------------------|-----|-----|-----|------| | Tip Open Mode: | | | | | | Tip Input Impedance | 150 | _ | _ | kΩ | | Detector Accuracy | _ | _ | 20 | % | | Detection | 50 | | _ | ms | #### **Table 17. Ringing Specifications** | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | RING <sub>IN</sub> (This input is ac coupled through 0.47 µF.): | | | | | | Input Voltage Swing | 0 | _ | Vcc | V | | Input Impedance | _ | 100 | _ | kΩ | | Ring Signal Isolation: | _ | 60 | _ | dB | | PT/PR to VITR | | | | | | Ring Mode | | | | | | Ring Signal Isolation: | _ | 80 | _ | dB | | RINGIN to PT/PR | | | | | | Nonring Mode | | | | | | Ringing Voltage (5 REN 1380 $\Omega$ + 40 $\mu$ F load, 100 $\Omega$ loop, 2 x 50 $\Omega$ protection | 40 | _ | _ | Vrms | | resistors, –70 V battery) | | | | | | Ringing Voltage (3 REN 2310 $\Omega$ + 24 $\mu$ F load, 250 $\Omega$ loop, 2 x 50 $\Omega$ protection | 40 | _ | _ | Vrms | | resistors, –70 V battery) | | | | | | Ring Signal Distortion: | | | | | | 5 REN 1380 $\Omega$ , 40 μF Load, 100 $\Omega$ Loop | _ | 3 | _ | % | | 3 REN 2310 $\Omega$ , 24 μF Load, 250 $\Omega$ Loop | _ | 3 | _ | % | | Differential Gain: | | | | | | RING <sub>IN</sub> to PT/PR—No Load | | 55 | | _ | #### Table 18. Ring Trip | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------|-----|-----|-----|------| | Ring Trip (NSTAT = 0): Loop Resistance (total) High Battery | 100 | _ | 600 | Ω | | Ring Trip (NSTAT = 1): Loop Resistance (total) High Battery | _ | _ | 10 | kΩ | | Trip Time (f = 20 Hz) | _ | _ | 100 | ms | Ringing will not be tripped by the following loads: - 10 k $\Omega$ resistor in parallel with a 6 $\mu$ F capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz. - 100 $\Omega$ resistor in series with a 2 $\mu$ F capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz. ## **Test Configurations** Figure 4. Basic Test Circuit ## Test Configurations (continued) Figure 5. Metallic PSRR 12-2582.c (F) Figure 6. Longitudinal PSRR Figure 7. Longitudinal Balance Figure 8. ac Gains ## **Applications** #### **Power Control** Under normal device operating conditions, power dissipation on the device must be controlled to prevent the device temperature from rising above the thermal shutdown and causing the device to shut down. Power dissipation is highest with higher battery voltages, higher current limit, and under shorter dc loop conditions. Additionally, higher ambient temperature will also reduce thermal margin. To support required power ringing voltages, this device is meant to operate with a high-voltage primary battery (–65 V to –75 V typically). Thus, power control is normally achieved by use of the battery switch and an auxiliary lower absolute voltage battery. Operating temperature range, maximum current limit, maximum battery voltage, minimum dc loop length and protection resistor values, airflow, and number of PC board layers will influence the overall thermal performance. The following example illustrates typical thermal design considerations. The thermal resistance of the 28-pin PLCC package is typically 35.5 °C/W, which is representative of the natural airflow as seen in a typical switch cabinet with a multilayer board. The L9216 will enter thermal shutdown at a temperature of 150 °C. The thermal design should ensure that the SLIC does not reach this temperature under normal operating conditions. For this example, assume a maximum ambient operating temperature of 85 °C, a maximum current limit of 30 mA, a maximum battery of –75 V, and an auxiliary battery of –21 V. Assume a (worst-case) minimum dc loop of 20 $\Omega$ of wire resistance, 30 $\Omega$ protection resistors, and 200 $\Omega$ for the handset. Additionally, include the effects of parameter tolerance. - 1. TTSD TAMBIENT(max) = allowed thermal rise. $150 \, ^{\circ}\text{C} 85 \, ^{\circ}\text{C} = 65 \, ^{\circ}\text{C}$ . - Allowed thermal rise = package thermal impedance SLIC power dissipation. 65 °C = 35.5 °C/W SLIC power dissipation SLIC power dissipation (PD) = 1.83 W. Thus, if the total power dissipated in the SLIC is less than 1.83 W, it will not enter the thermal shutdown state. Total SLIC power is calculated as: Total P<sub>D</sub> = maximum battery ● maximum current limit + SLIC quiescent power. For the L9216, the worst-case SLIC on-hook active power is 75 mW. Thus, Total off-hook power = (ILOOP)(current-limit tolerance)\*(VBATAPPLIED) + SLIC on-hook power Total off-hook power = (0.030 A)(1.08) \* (21) + 75 mW Total off-hook power = 755.4 mW The power dissipated in the SLIC is the total power dissipation less the power that is dissipated in the loop. SLIC PD = total power – loop power Loop off-hook power = $(ILOOP * 1.08)^2 \cdot (RLOOP(dc) min + 2RHANDSET)$ Loop off-hook power = $(0.030 \text{ A})(1.08)^2 \cdot (20 \Omega + 60 \Omega + 200 \Omega)$ Loop off-hook power = 293.9 mW SLIC off-hook power = Total off-hook power – loop off-hook power SLIC off-hook power = 755.4 mW – 293.9 mW SLIC off-hook power = 461.5 mW < 1.83 W Thus, under the operating conditions of this example, the thermal design, using the auxiliary, is adequate to ensure the device is not driven into thermal shutdown under worst-case operating conditions. #### dc Loop Current Limit Current limit may be chosen from two discrete values, 25 mA or 40 mA, depending on if VPROG is grounded (25 mA) or left floating (40 mA). Note that there is a 12.5 k $\Omega$ slope to the I/V characteristic in the current-limit region; thus, once in current limit, the actual loop current will increase slightly, as loop length decreases. The above describes the active mode steady-state current-limit response. There will be a transient response of the current-limit circuit upon an on- to off-hook transition. Typical active mode transient current-limit response is given in Table 19. Table 19. Typical Active Mode On- to Off-Hook Tip/ Ring Current-Limit Transient Response | Parameter | Value | Unit | |--------------------------------------|-------------------|------| | dc Loop Current: | <b>I</b> LIM + 60 | mA | | Active Mode | | | | RLOOP = 100 $\Omega$ On- to Off-hook | | | | Transition t < 5 ms | | | | dc Loop Current: | <b>I</b> LIM + 20 | mΑ | | Active Mode | | | | RLOOP = 100 $\Omega$ On- to Off-hook | | | | Transition t < 50 ms | | | | dc Loop Current: | ILIM | mA | | Active Mode | | | | RLOOP = $100 \Omega$ On- to Off-hook | | | | Transition t < 300 ms | | | #### **Overhead Voltage** #### **Active Mode** Overhead is fixed to a nominal 6.0 V, which is adequate for on-hook transmission of 3.14 dBm into 900 $\Omega$ . #### Scan Mode If the magnitude of the primary battery is greater than 51 V, the magnitude of the open loop tip-to-ring open loop voltage is clamped typically between 44 V and 51 V. If the magnitude of the primary battery is less than a nominal 51 V, the overhead voltage will track the magnitude of the battery voltage, i.e., the magnitude of the open circuit tip-to-ring voltage will be 4 V to 6 V less than battery. In the scan mode, overhead is unaffected by VOVH. #### **On Hook Transmission Mode** If the magnitude of the primary battery is greater than 51 V, the magnitude of the open loop tip-to-ring open loop voltage is clamped typically between 41 V and 49 V. If the magnitude of the primary battery is less than a nominal 51 V, the overhead voltage will track the magnitude of the battery voltage, i.e., the magnitude of the open circuit tip-to-ring voltage will be 6 V to 8 V less than battery. In the scan mode, overhead is unaffected by VOVH. #### Overhead Voltage (continued) #### **Ring Mode** In the ring mode, to maximize ringing loop length, the overhead is decreased to the saturation of the tip ring drive amplifiers, a nominal 4 V. The tip to ground voltage is 1 V, and the ring to VBAT1 voltage is 3 V. During the ring mode, to conserve power, the receive input at RCVN/RCVP is deactivated. During the ring mode, to conserve power, the AAC amplifier in the transmit direction at VITR is deactivated. However, if the AX amplifier at VTX is active during the ring mode, differential ring current may be sensed at VTX during the ring mode. #### **Loop Range** The dc loop range is calculated using: $$R_{L} = \frac{|V_{BAT2}| - V_{OH}}{I_{LIMIT}} - 2R_{P} - R_{DC}$$ VBAT2 is typically applied under off-hook conditions for power conservation and SLIC thermal considerations. The L9216 is intended for short-loop applications and, therefore, will always be in current limit during off-hook conditions. However, note that the ringing loop length rather than the dc loop length, will be the factor to determine operating loop length. #### **Battery Reversal Rate** The rate of battery reverse is controlled or ramped by capacitors FB1 and FB2. Table 20 below shows FB1 and FB2 values vs. typical ramp time. Leave FB1 and FB2 open if it is not desired to ramp the rate of battery reversal. Table 20. FB1 and FB2 Values vs. Typical Ramp Time | CFB1 and CFB2 | Transition Time | |---------------|-----------------| | 0.01 μF | 20 ms | | 0.1 μF | 220 ms | | 0.22 μF | 440 ms | | 0.47 μF | 900 ms | | 1.0 μF | 1.8 s | | 1.22 μF | 2.25 s | | 1.3 μF | 2.5 s | | 1.4 μF | 2.7 s | | 1.6 μF | 3.2 s | #### Supervision The L9216 offers the loop closure and ring trip supervision functions. Internal to the device, the outputs of these detectors are multiplexed into a single package output, NSTAT. Additionally, a common-mode current detector for tip or ring ground detection is included for ground key applications. #### **Loop Closure** The loop closure has a fixed typical 10.5 mA on- to off-hook threshold in the active mode and a fixed 11.5 mA on- to off-hook threshold from the scan mode. In either case, there is a 2 mA hysteresis with Vcc = 5 V and a 1 mA hysteresis with Vcc = 3.3 V. #### **Ring Trip** The ring trip detector requires only a single-pole filter at the input, minimizing external components. An R/C combination of 383 k $\Omega$ and 0.1 $\mu$ F, for a filter pole at 5.15 Hz, is recommended. The ring trip threshold is internally fixed as a function of battery voltage and is given by: RT $$(mA) = 67 * \{(0.0045 * VBAT1) + 0.317\}$$ where: RT is ring trip current in mA. VBAT1 is the magnitude of the ring battery in V. There is a 6 mA to 8 mA hysteresis. ## **Tip or Ring Ground Detector** In the ground key or ground start applications, a common-mode current detector is used to indicate either a tip- or ring-ground has occurred (ground key) or an offhook has occurred (ground start). For ground start applications detection may be seen at the output of the common mode current detector (RGDET) or the loop closure detector (NSTAT). If ICM is used, the detection threshold is set by connecting a resistor from ICM to Vcc. 205 x Vcc/RICM ( $$k\Omega$$ ) = ITH ( $mA$ ) Additionally, a filter capacitor across RICM will set the time constant of the detector. No hysteresis is associated with this detector. The RC filter at ICM gives immunity to longitudinal currents. #### Tip or Ring Ground Detector (continued) Also in the ground start mode, the fixed loop current threshold associated with the NSTAT detector output is internally adjusted to account for common-mode current detection in ground start mode (as opposed to differential current in loop start mode) maintain the detector at 10 mA. Thus, NSTAT may also be used for loop closure detion in ground start. However, the detector at NSTAT is not filtered against longitudinal currents, which may or may not be an issue in short loop applications. Using NSTAT will also save components at ICM. #### **Power Ring** The device offers a ring mode, in which a balanced power ring signal is provided to the tip/ring pair. During the ring mode, a user-supplied low-voltage ring signal is input to the device's RINGIN input. This signal is amplified to produce the balanced power ring signal. The user may supply a sine wave input, PWM input, or a square wave to produce sinusoidal or trapezoidal ringing at tip and ring. Various crest factors are shown for illustrative purposes. 12-3346a (F) Note: Slew rate = 5.65 V/ms; trise = tfall = 23 ms; pwidth = 2 ms; period = 50 ms. Figure 9. Ringing Waveform Crest Factor = 1.6 12-3347a (F) Note: Slew rate = 10.83 V/ms; trise = tfall = 12 ms; pwidth = 13 ms; period = 50 ms. Figure 10. Ringing Waveform Crest Factor = 1.2 Voltage applied to the load may be increased by using a filtered square wave input to produce a lower crest factor trapezoidal power ring signal at tip and ring. #### Power Ring (continued) ## Sine Wave Input Signal and Sine Wave Power Ring Signal Output The low-voltage sine wave input is applied to the L9216 at pin RINGIN. This signal should be ac-coupled through 0.47 $\mu$ F. During the ring mode, the signal at RINGIN is amplified and presented to the subscriber loop. The differential gain from RINGIN to tip and ring is a nominal 55. When the device enters the ring mode, the tip/ring overhead set at OVH and the scan clamp circuit is disabled, allowing the voltage magnitude of the power ring signal to be maximized. Additionally, in the ring mode, the loop current limit is increased 2.5X the value set by the VPROG voltage. The magnitude of the power ring voltage will be a function of the gain of the ring amplifier, the high voltage battery, and the input signal at RINGIN. The input range of the signal at RINGIN is 0 V to Vcc. As the input voltage at RINGIN is increased, the magnitude of the power ring voltage at tip and ring will increase linearly, per the differential gain of 55, until the tip and ring drive amplifiers begin to saturate. Once the tip and ring amplifiers reach saturation, further increases of the input signal will cause clipping distortion of the power ring signal at tip and ring. The ring signal will appear balanced on tip and ring. That is, the power ring signal is applied to both tip and ring, with the signal on tip 180° (180 degrees) out of phase from the signal on ring. Figure 11 shows typical operation of the ring mode, prior to saturation of the tip and ring drive amplifiers. A -70~V battery is used with a 100 $\Omega$ loop and a 1 REN load. The input signal is 1 V through a 0.47 $\mu F$ capacitor at RINGIN, (the input circuit is shown in Figure 12). This produces a voltage swing from -34~V to -60~V on ring and from -8~V to -34~V on tip, as shown in Figure 11. Thus, the total voltage swing is 52~V (60 V to 8~V) for a 1 V input, which is approximately the differential gain of the device. Note that the tip and ring power ring signals will swing around VBATTERY divided by two. In this case, there is a -70~V battery so tip and ring swing around -34~V. Figure 11. Ring Mode Typical Operation 12-3532.1 #### Supervision (continued) #### Power Ring (continued) #### Sine Wave Input Signal and Sine Wave Power Ring Signal Output (continued) It is recommended that the input level at RINGIN be adjusted so that the power ring signal at tip and ring is just at the edge or slightly clipping. This gives maximum power transfer with minimal distortion of the sine wave. The tip side will saturate at a nominal 1 V above ground. The ring side will saturate at a nominal 3 V above battery. The input circuit for a sine wave along with waveforms to illustrate the tip and ring saturation is shown in Figure 12. Figure 12. RINGIN Operation The point at which clipping of the power ring signal begins at tip and ring is a function of the battery voltage, the input capacitor at RINGIN, and the input signal at RINGIN and Vcc. Typical characteristic conditions showing the onset of clipping are given below. Table 21. Onset of Power Ringing Clipping Vcc = 5 V, Cinput = 0.47 $\mu$ F | In | put | T/R | | | |-----------|-----------|----------|-------|--| | VBAT1 (V) | Vrms (mV) | Vrms (V) | Gain | | | -70.15 | 891 | 46.88 | 52.62 | | | -68.06 | 858 | 45.11 | 52.58 | | | -66.00 | 833 | 43.69 | 52.45 | | | -64.08 | 814 | 42.57 | 52.30 | | | -62.04 | 789 | 41.21 | 52.23 | | | -60.05 | 747 | 39.11 | 52.36 | | Table 22. Onset of Power Ringing Clipping Vcc = 3.1 V, Cinput = 0.47 $\mu$ F | In | put | T/R | | | | |-----------|-----------|----------|-------|--|--| | VBAT1 (V) | Vrms (mV) | Vrms (V) | Gain | | | | -70.12 | 894 | 47.15 | 52.74 | | | | -68.07 | 855 | 45.11 | 52.76 | | | | -66.06 | 824 | 43.38 | 52.65 | | | | -64.01 | 799 | 41.95 | 52.5 | | | | -62.00 | 780 | 40.79 | 52.29 | | | | -60.00 | 749 | 39.09 | 52.19 | | | #### Power Ring (continued) #### Sine Wave Input Signal and Sine Wave Power Ring Signal Output (continued) During nonring modes, the sinusoidal ringing waveform may be left on at RINGIN. Via the state table, the ring signal will be removed from tip and ring even if the low- voltage input is still present at RINGIN. There are certain timing considerations that should be made with respect to state changes which are detailed in the *Switching Behavior of L9215/6 Ringing SLIC* Application Note. #### **PWM Input Signal and Sine Wave Power Ring Signal Output** A pulse-width modulated (PWM) signal may be used to provide the ringing input to RINGIN. The signal is applied through a low-pass filter and ac-coupled into RINGIN as shown in Figure 13 below. This approach gives a sine wave output at tip and ring. 12-3578bF Figure 13. L9215/16 Ringing Input Circuit Selection Table for Square Wave and PWM Inputs **Table 23. Signal and Component Selection Chart** | <b>V</b> BAT | Vcc | Input | R1 | C1 | C2 | CF | Typical 5 REN Ringing Voltage RMS | |--------------|-----|----------------|-------|---------|---------|------|-----------------------------------| | 70 V | 5 V | 5 V Square | 12 kΩ | 1 μF | 0.47 μF | 1.3 | 48 V | | 70 V | 3 V | 3 V Square | 7 kΩ | 1 μF | 0.47 μF | 1.3 | 49 V | | 70 V | 5 V | 10 kHz PWM 5 V | 10 kΩ | 0.22 μF | 0.47 μF | sine | 42 V | | 70 V | 3 V | 10 kHz PWM 3 V | 10 kΩ | 0.22 μF | 0.47 μF | sine | 42 V | | 70 V | 5 V | 90 kHz PWM 5 V | 7 kΩ | 0.1 μF | 0.47 μF | sine | 42 V | | 70 V | 3 V | 90 kHz PWM 3 V | 7 kΩ | 0.1 μF | 0.47 μF | sine | 42 V | | 85 V | 5 V | 5 V Square | 10 kΩ | 1 μF | 0.47 μF | 1.3 | 59 V | | 85 V | 3 V | 3 V Square | 7 kΩ | 1 μF | 0.47 μF | 1.3 | 51 V | | 85 V | 5 V | 10 kHz PWM 5 V | 10 kΩ | 0.22 μF | 0.47 μF | sine | 51 V | | 85 V | 3 V | 10 kHz PWM 3 V | 4 kΩ | 0.22 μF | 0.47 μF | sine | 47 V | | 85 V | 5 V | 90 kHz PWM 5 V | 4 kΩ | 0.1 μF | 0.47 μF | sine | 51 V | | 85 V | 3 V | 90 kHz PWM 3 V | 4 kΩ | 0.1 μF | 0.47 μF | sine | 49 V | #### Power Ring (continued) ## PWM Input Signal and Sine Wave Power Ring Signal Output (continued) Modulation waveforms showing PWM are in Figure 14 below. 12-3381(F) A. Upper = Pwm Signal Centered at 10 kHz Lower = Modulation Signal 12-3380(F) B. Same as A but Expanded Figure 14. Modulation Waveforms #### **5 V Vcc Operation** A PWM signal was generated with an $HP^{\text{TM}}$ 8116 Function Generator modulated with a 20 Hz signal. The optimal frequency used was 10 kHz. The PWM signal amplitude was 5.0 V (0 V to 5 V). This signal is shown in Figure 15. Figure 15. 5 V PWM Signal Amplitude This input produced 44.96 Vrms ringing signal on tip/ring under open-loop conditions and 42.0 Vrms was delivered to 5 REN load. The ringing output on ring, with Vcc = 5 V, is shown in Figure 16. 1660 #### Notes: The modulating 20 Hz signal THD was measured at 1.3%. The tip/ring 20 Hz signal THD was measured at 1%. VBAT1 = -70.6 V, VBAT2 = -26.5 V, VCC = 5.019 V. PWM input 10 kHz, 5.0 Vp-p. $R_1 = 10 \text{ k}\Omega$ , $C_1 = 0.22 \,\mu\text{F}$ , $C_2 = 0.47 \,\mu\text{F}$ . Figure 16. Ringing Output on RING, with Vcc = 5 V Power Ring (continued) #### 3.3 V Vcc Operation A PWM signal was generated with an HP 8116 Function Generator modulated with a 20 Hz signal. The optimal frequency used was 10 kHz. The PWM signal amplitude was 3.10 V (0 V to 3.10 V). This input signal is shown in Figure 17. Figure 17. 3.3 V PWM Signal Amplitude This produced 44.96 Vrms ringing signal on tip/ring under open-loop conditions and 42.0 Vrms was delivered to 5 REN load. The ringing output on ring with Vcc = 3.1 V is shown in Figure 18. Notes: The modulating 20 Hz signal THD was measured at 1.3%. The tip/ring 20 Hz signal THD was measured at 1%. VBAT1 = -70.6 V, VBAT2 = -26.5 V, VCC = 3.10 V. PWM input 10 kHz, 3.1 Vp-p. $R_1$ = 10 kW, $C_1$ = 0.22 $\mu F,~C_2$ = 0.47 $\mu F.$ Figure 18. Ringing Output on RING, with Vcc = 3.1 V During nonring modes, the PWM waveform may be left on at RINGIN. Via the state table, the ring signal will be removed from tip and ring even if the low-voltage input is still present at RINGIN. There are certain timing considerations that should be made with respect to state changes which are detailed in the *Switching Behavior of L9215/6 Ringing SLIC* Application Note. ## Square Wave Input Signal and Trapezoidal Power Ring Signal Output A low-voltage square wave signal may be used to provide the ringing input to RINGIN. The signal is applied through a low-pass filter and ac-coupled into RINGIN as shown in Figure 13 and Table 23. This approach gives a trapezoidal wave output at tip and ring. Using this approach, a trapezoidal waveform can be achieved at tip and ring. This has the advantage of increasing the power transfer to the load for a given battery voltage, thus increasing the effective ringing loop length as compared to a sine wave. The actual crest factor achieved is a function of the magnitude of the battery, the magnitude of the input voltage, frequency, and R<sub>1</sub>. 12-3572F Notes: CH1—CMOS Input (5 V) at RINGIN. CH2—Filtered input at RINGIN. CH3—Tip. CH4-Ring. $R_1 = 14 \text{ k}\Omega$ , $C_1 = 1.0 \mu\text{F}$ , $C_2 = 0.47 \mu\text{F}$ . VBAT1 = -70 V, Vrms = 51 V, Vp-p = 67 V, frequency = 20 Hz, Crest Factor = 1.3. Figure 19. Square Wave Input Signal and Trapezoidal Power Ring Signal Output #### Power Ring (continued) #### Square Wave Input Signal and Trapezoidal Power Ring Signal Output (continued) Figure 20 and Figure 21 provide some guidance to the relationship between crest factor, battery voltage, and R<sub>1</sub> value. 12-3576F Figure 20. Crest Factor vs. Battery Voltage 12-3577F Figure 21. Crest Factor vs. R ( $k\Omega$ ) During nonring modes, the square wave input may be left on or removed from RINGIN. Via the state table, the ring signal will be removed from tip and ring even if the low-voltage input is still present at RINGIN. However, removing the waveform has certain advantages in terms of the timing of state. These advantages are detailed in the *Switching Behavior of L9215/16 Ringing SLIC* Application Note. ## ac Applications #### ac Parameters There are four key ac design parameters. **Termination impedance** is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. **Transmit gain** is measured from the 2-wire port to the PCM highway, while **receive gain** is done from the PCM highway to the transmit port. Transmit and receive gains may be specified in terms of an actual gain, or in terms of a transmission level point (TLP), that is the actual ac transmission level in dBm. Finally, the **hybrid balance** network cancels the unwanted amount of the receive signal that appears at the transmit port. #### **Codec Types** At this point in the design, the codec needs to be selected. The interface network between the SLIC and codec can then be designed. Below is a brief codec feature summary. #### **First-Generation Codecs** These perform the basic filtering, A/D (transmit), D/A (receive), and $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, 5 V only or $\pm 5$ V operation, and $\mu$ -law/A-law selectability. These are available in single and quad designs. This type of codec requires continuous time analog filtering via external resistor/capacitor networks to set the ac design parameters. An example of this type of codec is the Agere T7504 quad 5 V only codec. This type of codec tends to be the most economical in terms of piece part price, but tends to require more external components than a third-generation codec. Further ac parameters are fixed by the external R/C network so software control of ac parameters is difficult. #### **Third-Generation Codecs** This class of devices includes all ac parameters set digitally under microprocessor control. Depending on the device, it may or may not have data control latches. Additional functionality sometimes offered includes tone plant generation and reception, PPM generation, test algorithms, and echo cancellation. Again, this type of codec may be 3.3 V, 5 V only, or $\pm 5$ V operation, single quad or multichannel, and $\mu$ -law/A-law or 16-bit linear coding selectable. Examples of this type of codec are the Agere T8535/6 (5 V only, quad, standard features), T8537/8 (3.3 V only, quad, standard features), T8533/4 (5 V only, quad with echo cancellation), and the T8531/32 (5 V only multichannel). #### ac Interface Network The ac interface network between the L9216 and the codec will vary depending on the codec selected. With a first-generation codec, the interface between the L9216 and codec actually sets the ac parameters. With a third-generation codec, all ac parameters are set digitally, internal to the codec; thus, the interface between the L9216 and this type of codec is designed to avoid overload at the codec input in the transmit direction and to optimize signal to noise ratio (S/N) in the receive direction. Because the design requirements are very different with a first- or third-generation codec, the L9216 is offered with two different receive gains. Each receive gain was chosen to optimize, in terms of external components required, the ac interface between the L9216 and codec. #### ac Interface Network (continued) With a first-generation codec, the termination impedance is set by providing gain shaping through a feedback network from the SLIC VITR output to the SLIC RCVN/RCVP inputs. The L9216 provides a transconductance from T/R to VITR in the transmit direction and a single-ended to differential gain from either RCVN or RCVP to T/R in the receive direction. Assuming a short from VITR to RCVN or RCVP, the maximum impedance that is seen looking into the SLIC is the product of the SLIC transconductance multiplied by the SLIC receive gain, plus the protection resistors. The various specified termination impedances can range over the voiceband as low as 300 $\Omega$ up to over 1000 $\Omega$ . Thus, if the SLIC gains are too low, it will be impossible to synthesize the higher termination impedances. Further, the termination that is achieved will be far less than what is calculated by assuming a short for SLIC output to SLIC input. In the receive direction, in order to control echo, the gain is typically a loss, which requires a loss network at the SLIC RCVN/RCVP inputs, which will reduce the amount of gain that is available for termination impedance. For this reason, a high-gain SLIC is required with a first-generation codec. With a third-generation codec, the line card designer has different concerns. To design the ac interface, the designer must first decide upon all termination impedance, hybrid balances, and transmission level point (TLP) requirements that the line card must meet. In the transmit direction, the only concern is that the SLIC does not provide a signal that is too hot and overloads the codec input. Thus, for the highest TLP that is being designed to, given the SLIC gain, the designer, as a function of voiceband frequency, must ensure the codec is not overloaded. With a given TLP and a given SLIC gain, if the signal will cause a codec overload, the designer must insert some sort of loss, typically a resistor divider, between the SLIC output and codec input. Note also that some third-generation codecs require the designer to provide an inherent resistive termination via external networks. The codec will then provide gain shaping, as a function of frequency, to meet the return loss requirements. This feedback will increase the signal at the codec input and increase the likelihood that a resistor divider is needed in the transmit direction. Further stability issues may add external components or excessive ground plane requirements to the design. In the receive direction, the issue is to optimize the S/N. Again, the designer must consider all the considered TLPs. The idea, for all desired TLPs, is to run the codec at or as close as possible to its maximum output signal, to optimize the S/N. Remember, noise floor is constant, so the hotter the signal from the codec, the better the S/N. The problem is if the codec is feeding a high gain SLIC, either an external resistor divider is needed to knock the gain down to meet the TLP requirements, or the codec is not operated near maximum signal levels, thus compromising the S/N. Thus, it appears that the solution is to have a SLIC with a low gain, especially in the receive direction. This will allow the codec to operate near its maximum output signal (to optimize S/N), without an external resistor divider (to minimize cost). To meet the unique requirements of both types of codecs, the L9216 offers two receive gain choices. These receive gains are mask-programmable at the factory and are offered as two different code variations. For interface with a first-generation codec, the L9216 is offered with a receive gain of 8. For interface with a third-generation codec, the L9216 is offered with a receive gain of 2. In either case, the transconductance in the transmit direction or the transmit gain is 300 $\Omega$ . These receive gain options afford the designer the flexibility to maximize performance and minimize external components, regardless of the type of codec chosen. #### **Design Examples** #### First-Generation Codec ac Interface Network— Resistive Termination The reference circuit in Figure 23 shows the complete SLIC schematic for interface to the Agere T7504 first-generation codec for a resistive termination impedance. For this example, the ac interface was designed for a 600 $\Omega$ resistive termination and hybrid balance with transmit gain and receive gain set to 0 dBm. This is a lower feature application example and uses single battery operation, fixed overhead, current limit, and loop closure threshold. Resistor RGN is optional. It compensates for any mismatch of input bias voltage at the RCVN/RCVP inputs. If it is not used, there may be a slight offset at tip and ring due to mismatch of input bias voltage at the RCVN/RCVP inputs. It is very common to simply tie RCVN directly to ground in this particular mode of operation. If used, to calculate RGN, the impedance from RCVN to ac ground should equal the impedance from RCVP to ac ground. #### **Example 1, Real Termination** The following design equations refer to the circuit in Figure 22. Use these to synthesize real termination impedance. #### **Termination Impedance:** $$zT = \frac{V_{T/R}}{I_{T/R}}$$ $$zT = 50 \Omega + 2R_P + \frac{2400}{1 + \frac{RT_1}{RGP} + \frac{RT_1}{RRCV}}$$ #### Receive Gain: $$grcv = \frac{VT/R}{VFR}$$ $$grcv = \frac{8}{\left(1 + \frac{RRCV}{RTI} + \frac{RRCV}{RGP}\right)\left(1 + \frac{ZT}{ZT/R}\right)}$$ #### **Transmit Gain:** $$gtx = \frac{Vgsx}{V_{T/P}}$$ $$g_{tx} = \frac{-Rx}{RT2} \times \frac{300}{ZT/R}$$ #### **Hybrid Balance:** $$h_{bal} = 20log \left( \frac{Rx}{RHB} - g_{tx} \times g_{rcv} \right)$$ $$h_{bal} = 20log \left( \frac{V_{GSX}}{V_{FR}} \right)$$ To optimize the hybrid balance, the sum of the currents at the VFX input of the codec op amp should be set to 0. The expression for ZHB becomes the following: $$\mathsf{RHB}\big(\mathsf{k}\Omega\big) \,=\, \frac{\mathsf{R}\mathsf{x}}{\mathsf{g}\mathsf{t}\mathsf{x} \times \mathsf{g}\mathsf{rc}\mathsf{v}}$$ **Design Examples** (continued) **Example 1, Real Termination** (continued) Figure 22. ac Equivalent Circuit Figure 23. Agere T7504 First-Generation Codec Resistive Termination **Design Examples** (continued) **Example 1, Real Termination** (continued) Table 24. Parts List L9216; Agere T7504 First-Generation Codec Resistive Termination; Nonmeter Pulse Application | Name | Value | Tolerance | Rating | Function | |------------------|-------------|-----------|----------------|-----------------------------------------------------------------| | Fault Protection | on | | | | | Rpt | 30 Ω | 1% | Fusible or PTC | Protection resistor. | | RPR | 30 Ω | 1% | Fusible or PTC | Protection resistor. | | Protector | Agere L7591 | _ | _ | Secondary protection. | | Power Supply | • | | | | | Сват1 | 0.1 μF | 20% | 100 V | Vват filter capacitor. | | Сват2 | 0.1 μF | 20% | 50 V | Vват filter capacitor. Vват2 < Vват1 . | | <b>D</b> BAT1 | 1N4004 | | _ | Reverse current. | | Ccc | 0.1 μF | 20% | 10 V | Vcc filter capacitor. | | CF1 | 0.22 μF | 20% | 100 V | Filter capacitor. | | CF2 | 0.1 μF | 20% | 100 V | Filter capacitor. | | Ring/Ring Trip | | | | | | C <sub>1</sub> | 1.0 μF | 20% | 10 V | Ring filter for square wave. | | C <sub>2</sub> | 0.47 μF | 20% | 10 V | ac-couple input ring signal. | | R <sub>1</sub> | 12 kΩ | 1% | 1/16 W | Ring filter for square wave. | | Скт | 0.1 μF | 20% | 10 V | Ring trip filter capacitor. | | Rrt | 383 kΩ | 1% | 1/16 W | Ring trip filter resistor. | | ac Interface | | | | | | Rgx | 4750 Ω | 1% | 1/16 W | Sets T/R to VITR transconductance. | | Стх | 0.1 μF | 20% | 10 V | ac/dc separation. | | C <sub>C1</sub> | 0.1 μF | 20% | 10 V | dc blocking capacitor. | | Cc2 | 0.1 μF | 20% | 10 V | dc blocking capacitor. | | Rтз | 69.8 kΩ | 1% | 1/16 W | With RGP and RRCV, sets termination impedance and receive gain. | | RT6 | 49.9 kΩ | 1% | 1/16 W | With Rx, sets transmit gain. | | Rx | 100 kΩ | 1% | 1/16 W | With RT6, sets transmit gain. | | Rнв1 | 100 kΩ | 1% | 1/16 W | With Rx, sets hybrid balance. | | Rrcv | 60.4 kΩ | 1% | 1/16 W | With RgP and RT3, sets termination impedance and receive gain. | | Rgp | 26.7 kΩ | 1% | 1/16 W | With RRCv and RT3, sets termination impedance and receive gain. | | Rgn Optional | 17.6 kΩ | 1% | 1/16 W | Optional. Compensates for input offset at RCVN/RCVP. | Notes: Termination Impedance = 600 $\Omega$ . Hybrid Balance = 600 $\Omega$ . Tx = 0 dBm. Rx = 0 dBm. ### **Design Examples** (continued) # First-Generation Codec ac Interface Network—Complex Termination The reference circuit in Figure 26 shows the complete SLIC schematic for interface to the Agere T7504 first-generation codec for the German complex termination impedance. For this example, the ac interface was designed for a 220 $\Omega$ + (820 $\Omega$ || 115 nF) complex termination and hybrid balance with transmit gain and receive gain set to 0 dBm. For illustration purposes, 1 Vrms PPM injection was assumed in this example. This implies the overhead voltage is increased to 7.24 V and no meter pulse rejection is required. Also, this example illustrates the device using fixed overhead and current limit. #### **Complex Termination Impedance Design Example** The gain shaping necessary for a complex termination impedance may be done by shaping across the AX amplifier at nodes ITR and VTX. Complex termination is specified in the form: 5-6396(F To work with this application, convert termination to the form: 5-6398(F) where: $$R_1' = R_1 + R_2$$ $R_2' = \frac{R_1}{R_2} (R_1 + R_2)$ $$C' = \left(\frac{R_2}{R_1 + R_2}\right)^2 C$$ #### ac Interface Using First-Generation Codec RGx/RTGS/CGS (ZTG): these components give gain shaping to get good gain flatness. These components are a scaled version of the specified complex termination impedance. Note for pure (600 $\Omega)$ resistive terminations, components RTGs and CGs are not used. Resistor RGx is used and is still 4750 $\Omega.$ Rx/R $\tau$ 6: with other components set, the transmit gain (for complex and resistive terminations) Rx and R $\tau$ 6 are varied to give specified transmit gain. RT3/RRCV/RGP: for both complex and resistive terminations, the ratio of these resistors sets the receive gain. For resistive terminations, the ratio of these resistors sets the return loss characteristic. For complex terminations, the ratio of these resistors sets the low-frequency return loss characteristic. Cn/Rn1/Rn2: for complex terminations, these components provide high-frequency compensation to the return loss characteristic. For resistive terminations, these components are not used and RCVN is connected to ground via a resistor. Rhb: sets hybrid balance for all terminations. #### Set ZTG—Gain Shaping: $Z_{TG} = R_{GX} \mid\mid R_{TGS} + C_{GS}$ which is a scaled version of $Z_{T/R}$ (the specified termination resistance) in the $R_1' \mid\mid R_2' + C'$ form. R<sub>GX</sub> must be 4750 $\Omega$ to set SLIC transconductance to 300 V/A. $Rgx = 4750 \Omega$ At dc, Cgs and C' are open. $R_{GX} = M \times R_1'$ where M is the scale factor. $$M = \frac{4750}{R_1}$$ It can be shown: $RTGS = M \times R_2$ and $$CTGS = \frac{C}{M}$$ ### **Design Examples** (continued) #### **Transmit Gain** Transmit gain will be specified as a gain from T/R to PCM, Tx (dB). Since PCM is referenced to 600 $\Omega$ and assumed to be 0 dB, and in the case of T/R being referenced to some complex impedance other than 600 $\Omega$ resistive, the effects of the impedance transformation must be taken into account. Again, specified complex termination impedance at T/R is of the form: 5-6396(F) First, calculate the equivalent resistance of this network at the midband frequency of 1000 Hz. $$\text{REQ} = \sqrt{ \left( \frac{(2 \, \pi f)^2 C \, 1^2 R \, 1 R \, 2^2 + R \, 1 + R \, 2}{1 + (2 \, \pi f)^2 R \, 2^2 C \, 1^2} \right)^2 + \left( \frac{2 \, \pi f R \, 2^2 C \, 1}{1 + (2 \, \pi f)^2 R \, 2^2 C \, 1^2} \right)^2 }$$ Using REQ, calculate the desired transmit gain, taking into account the impedance transformation: $$Tx (dB) = Tx (specified[dB]) + 20log \sqrt{\frac{600}{R_{EQ}}}$$ $T_{X \text{ (specified[dB])}}$ is the specified transmit gain. 600 $\Omega$ is the impedance at the PCM, and REQ is the impedance at tip and ring. $$20\log\sqrt{\frac{600}{R_{EQ}}}$$ represents the power loss/gain due to the impedance transformation. Note that in the case of a 600 $\Omega$ pure resistive termination at T/R $$20\log \sqrt{\frac{600}{R_{EQ}}} = 20\log \sqrt{\frac{600}{600}} = 0.$$ Thus, there is no power loss/gain due to impedance transformation and Tx (dB) = Tx (specified[dB]). Finally, convert Tx (dB) to a ratio, gTX: $$Tx (dB) = 20log gTx$$ The ratio of Rx/RT6 is used to set the transmit gain: $$\frac{Rx}{RT6} = gTx \bullet \frac{318.25}{20} \bullet \frac{1}{M}$$ with a quad Agere codec such as T7504: $Rx < 200 k\Omega$ 5-6400.P (F) Figure 24. Interface Circuit Using First-Generation Codec (Blocking Capacitors Not Shown) ### **Design Examples** (continued) #### **Receive Gain** Ratios of RRCV, RT3, RGP will set both the low-frequency termination and receive gain for the complex case. In the complex case, additional high-frequency compensation, via CN, RN1, and RN2, is needed for the return loss characteristic. For resistive termination, CN, RN1, and RN2 are not used and RCVN is tied to ground via a resistor. Determine the receive gain, grev, taking into account the impedance transformation in a manner similar to transmit gain. $$Rx (dB) = Rx (specified[dB]) + 20log \sqrt{\frac{REQ}{600}}$$ Rx (dB) = 20log gRCV Then: $$gRCV = \frac{4}{1 + \frac{RRCV}{RT3} + \frac{RRCV}{RGP}}$$ and low-frequency termination $$Z_{TER(low)} = \frac{2400}{1 + \frac{R_{T3}}{R_{GP}} + \frac{R_{T3}}{R_{RCV}}} + 2R_P + 50 \Omega$$ ZTER(low) is the specified termination impedance assuming low frequency (C or C´ is open). RP is the series protection resistor. 50 $\Omega$ is the typical internal feed resistance. These two equations are best solved using a computer spreadsheet. Next, solve for the high-frequency return loss compensation circuit, CN, RN1, and RN2: $$C_NR_{N2} = \frac{2R_P}{2400} C_G R_{TGP}$$ $$R_{N1} = R_{N2} \left[ \frac{2400}{2R_P} \left( \frac{R_{TGS}}{R_{TGP}} \right) - 1 \right]$$ There is an input offset voltage associated with nodes RCVN and RCVP. To minimize the effect of mismatch of this voltage at T/R, the equivalent resistance to ac ground at RCVN should be approximately equal to that at RCVP. Refer to Figure 25 (with dc blocking capacitors). To meet this requirement, $R_{N2} = R_{GP} \parallel R_{T3}$ . #### **Hybrid Balance** Set the hybrid cancellation via Rhb. $$RHB = \frac{Rx}{gRCV \times gTX}$$ If a 5 V only codec such as the Agere T7504 is used, dc blocking capacitors must be added as shown in Figure 25. This is because the codec is referenced to 2.5 V and the SLIC to ground—with the ac coupling, a dc bias at T/R is eliminated and power associated with this bias is not consumed. Typically, values of 0.1 $\mu$ F to 0.47 $\mu$ F capacitors are used for dc blocking. The addition of blocking capacitors will cause a shift in the return loss and hybrid balance frequency response toward higher frequencies, degrading the lower-frequency response. The lower the value of the blocking capacitor, the more pronounced the effect is, but the cost of the capacitor is lower. It may be necessary to scale resistor values higher to compensate for the low-frequency response. This effect is best evaluated via simulation. A *PSPICE*® model for the L9216 is available. Design equation calculations seldom yield standard component values. Conversion from the calculated value to standard value may have an effect on the ac parameters. This effect should be evaluated and optimized via simulation. #### **Design Examples** (continued) #### **Blocking Capacitors** Figure 25. ac Interface Using First-Generation Codec (Including Blocking Capacitors) for Complex Termination Impedance Figure 26. Agere T7504 First-Generation Codec Complex Termination **Design Examples** (continued) **Blocking Capacitors** (continued) Table 25. Parts List L9216; Agere T7504 First-Generation Codec Complex Termination; Meter Pulse Application Termination impedance = 220 $\Omega$ + (820 $\Omega$ || 115 nF), hybrid balance = 220 $\Omega$ + (820 $\Omega$ || 115 nF) Tx = 0 dBm, Rx = 0 dBm. | Name | Value | Tolerance | Rating | Function | | | | | |------------------|----------------|-----------|----------------|-----------------------------------------------------------------------------------------|--|--|--|--| | Fault Protection | | | | | | | | | | <b>R</b> PT | 30 Ω | 1% | Fusible or PTC | Protection resistor. | | | | | | RPR | 30 Ω | 1% | Fusible or PTC | Protection resistor. | | | | | | Protector | Agere<br>L7591 | _ | _ | Secondary protection. | | | | | | Power Sup | ply | • | | | | | | | | Сват1 | 0.1 μF | 20% | 100 V | VBAT filter capacitor. | | | | | | Сват2 | 0.1 μF | 20% | 50 V | VBAT filter capacitor. VBAT2 < VBAT1 . | | | | | | <b>D</b> ват1 | 1N4004 | _ | _ | Reverse current. | | | | | | Ссс | 0.1 μF | 20% | 10 V | Vcc filter capacitor. | | | | | | CF1 | 0.22 μF | 20% | 100 V | Filter capacitor. | | | | | | CF2 | 0.1 μF | 20% | 100 V | Filter capacitor. | | | | | | Ring/Ring | Ring/Ring Trip | | | | | | | | | CRING | 0.47 μF | 20% | 10 V | ac-couple input ring signal. | | | | | | Crt | 0.1 μF | 20% | 10 V | Ring trip filter capacitor. | | | | | | <b>R</b> RT | 383 kΩ | 1% | 1/16 W | Ring trip filter resistor. | | | | | | ac Interfac | e | | | | | | | | | Rgx | 4750 Ω | 1% | 1/16 W | Sets T/R to VITR transconductance. | | | | | | Rtgs | 1.74 kΩ | 1% | 1/16 W | Gain shaping for complex termination. | | | | | | Cgs | 12 nF | 5% | 10 V | Gain shaping for complex termination. | | | | | | Стх | 0.1 μF | 20% | 10 V | ac/dc separation. | | | | | | C <sub>C1</sub> | 0.1 μF | 20% | 10 V | dc blocking capacitor. | | | | | | Cc2 | 0.1 μF | 20% | 10 V | dc blocking capacitor. | | | | | | Rтз | 49.9 kΩ | 1% | 1/16 W | With Rgp and Rrcv, sets termination impedance and receive gain. | | | | | | RT6 | 40.2 kΩ | 1% | 1/16 W | With Rx, sets transmit gain. | | | | | | Rx | 115 kΩ | 1% | 1/16 W | With RT6, sets transmit gain. | | | | | | <b>R</b> нв1 | 113 kΩ | 1% | 1/16 W | With Rx, sets hybrid balance. | | | | | | Rrcv | 59.0 kΩ | 1% | 1/16 W | With R <sub>GP</sub> and R <sub>T3</sub> , sets termination impedance and receive gain. | | | | | | Rgp | 54.9 kΩ | 1% | 1/16 W | With RRCV and RT3, sets termination impedance and receive gain. | | | | | | Cn | 120 pF | 20% | 10 V | High frequency compensation. | | | | | | R <sub>N1</sub> | 127 kΩ | 1% | 1/16 W | High frequency compensation. | | | | | | R <sub>N2</sub> | 47.5 kΩ | 1% | 1/16 W | High frequency compensation, compensate for dc offset at RCVP/RCVN. | | | | | #### **Design Examples** (continued) #### Third-Generation Codec ac Interface Network—Complex Termination The following reference circuit, Figure 27, shows the complete SLIC schematic for interface to the Agere T8536 third-generation codec. All ac parameters are programmed by the T8536. Note this codec differentiates itself in that no external components are required in the ac interface to provide a dc termination impedance or for stability. For illustration purposes, 0.5 Vrms PPM injection was assumed in this example and no meter pulse rejection is used. Also, this example illustrates the device using programmable overhead and current limit. Please see the T8535/6 data sheet for information on coefficient programming. Figure 27. Third-Generation Codec ac Interface Network; Complex Termination **Design Examples** (continued) Third-Generation Codec ac Interface Network—Complex Termination (continued) Table 26. Parts List L9216; Agere T8536 Third-Generation Codec ac and dc Parameters; Fully Programmable | Name | Value | Tolerance | Rating | Function | | | | | |------------------|--------------|-----------|----------------|-------------------------------------------|--|--|--|--| | Fault Protection | | | | | | | | | | Rpt | 50 Ω | 1% | Fusible or PTC | Protection resistor*. | | | | | | RPR | 50 Ω | 1% | Fusible or PTC | Protection resistor*. | | | | | | Protector | Agere L7591 | _ | _ | Secondary protection. | | | | | | Power Su | Power Supply | | | | | | | | | Сват1 | 0.1 μF | 20% | 100 V | VBAT filter capacitor. | | | | | | Сват2 | 0.1 μF | 20% | 50 V | VBAT filter capacitor. VBAT2 < VBAT1 . | | | | | | DBAT1 | 1N4004 | _ | _ | Reverse current. | | | | | | Ссс | 0.1 μF | 20% | 10 V | Vcc filter capacitor. | | | | | | C <sub>F</sub> 1 | 0.22 μF | 20% | 100 V | Filter capacitor. | | | | | | CF2 | 0.1 μF | 20% | 100 V | Filter capacitor. | | | | | | Ring/Ring Trip | | | | | | | | | | Cring | 0.47 μF | 20% | 10 V | ac-couple input ring signal. | | | | | | Crt | 0.1 μF | 20% | 10 V | Ring trip filter capacitor. | | | | | | Rrt | 383 kΩ | 1% | 1/16 W | Ring trip filter resistor. | | | | | | ac Interfac | e | | | | | | | | | Rgx | 4750 Ω | 1% | 1/16 W | Sets T/R to VITR transconductance. | | | | | | RCIN | 20 ΜΩ | 5% | 1/16 W | dc bias. | | | | | | Стх | 0.1 μF | 20% | 10 V | ac/dc separation. | | | | | | C <sub>C1</sub> | 0.1 μF | 20% | 10 V | dc blocking capacitor. | | | | | <sup>\*</sup> For loop stability, increase to 50 $\Omega$ minimum if synthesizing 900 $\Omega$ or 900 $\Omega$ + 2.16 $\mu$ F termination impedance. # **Outline Diagrams** #### 28-Pin PLCC Dimensions are in millimeters. **Note:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative. 5-2506r.8(F) # Outline Diagrams (continued) #### 48-Pin MLCC Dimensions are in millimeters. **Notes:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative. The exposed pad on the bottom of the package will be at VBAT1 potential. 0195mod # **Outline Diagrams** (continued) ### 48-Pin MLCC, JEDEC MO-220 VKKD-2 Dimensions are in millimeters. **Notes:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative. The exposed pad on the bottom of the package will be at VBAT1 potential. # **Ordering Information** | Device Part No. | Description | Package | Comcode | |-----------------|---------------|-------------------------|-----------| | LUCL9216AGF-D | SLIC Gain = 8 | 28-Pin PLCC | 108876723 | | | | Dry-bagged | | | LUCL9216AGF-DT | SLIC Gain = 8 | 28-Pin PLCC | 108876731 | | | | Tape & Reel, Dry-bagged | | | LUCL9216GGF-D | SLIC Gain = 2 | 28-Pin PLCC | 108876780 | | | | Tape & Reel | | | LUCL9216GGF-DT | SLIC Gain = 2 | 28-Pin PLCC | 108876798 | | | | Tape & Reel, Dry-bagged | | | LUCL9216ARG-D | SLIC Gain = 8 | 48-Pin MLCC | 108955477 | | | | Dry-bagged | | | LUCL9216GRG-D | SLIC Gain = 2 | 48-Pin MLCC | 108955469 | | | | Dry-bagged | | IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. PSPICE is a registered trademark of MicroSim Corporation. Telcordia Technologies is a trademark of Bell Communications Research, Inc. HP is a trademark of Hewlett-Packard Company. For additional information, contact your Agere Systems Account Manager or the following: INTERNET: http://www.agere.com E-MAIL: docmaster@agere.com N. AMERICA: Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 **1-800-372-2447**, FAX 610-712-4106 (In CANADA: **1-800-553-2448**, FAX 610-712-4106) ASIA: Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon Tel. (852) 3129-2000, FAX (852) 3129-2020 CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen) JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei) EUROPE: **Tel. (44) 7000 624624**, FAX (44) 1344 488 045 Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.