

**PRELIMINARY** 

Data Sheet October 2003

FN9129

# Triple Output Regulator with Single Synchronous Buck and Dual LDO

The ISL6413 is a highly integrated triple output regulator which provides a single chip solution for wireless chipset power management. The device integrates high efficiency synchronous buck regulator with two ultra low noise LDO regulators. The IC accepts an input voltage range of 3.0V to 3.6V and provides three regulated output voltages: 1.8V (PWM), 2.84V (LDO1), and another ultra-clean 2.84V (LDO2).

The Synchronous current mode PWM regulator with integrated N- and P-channel power MOSFET provides preset 1.8V for BBP/MAC core supply. Synchronous rectification with internal MOSFETs is used to achieve higher efficiency and reduced number of external components. Operating frequency is typically 750kHz allowing the use of smaller inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 500kHz to 1MHz. The PG\_PWM output indicates loss of regulation on PWM output.

The ISL6413 also has two LDO regulators which use an internal PMOS transistor as the pass device. LDO2 features ultra low noise that does not typically exceed  $30\mu V$  RMS to aid VCO stability. The EN\_LDO pin controls LDO1 and LDO2 outputs. The ISL6413 also integrates a RESET function, which eliminates the need for additional RESET IC required in WLAN applications. The IC asserts a RESET signal whenever the  $V_{IN}$  supply voltage drops below a preset threshold, keeping it asserted for at least 25ms after  $V_{IN}$  has risen above the reset threshold. The PG\_LDO output indicates loss of regulation on either of the two LDO outputs. Other features include over current protection for all three outputs and thermal shutdown.

High integration and the thin Quad Flat No-lead (QFN) package makes ISL6413 an ideal choice to power many of today's small form factor industry standard wireless cards such as PCMCIA, mini-PCI and Cardbus-32.

## **Ordering Information**

| PART NUMBER | TEMP. RANGE (°C) | PACKAGE   | PKG. DWG. # |
|-------------|------------------|-----------|-------------|
| ISL6413IR   | -40 to 85        | 24 Ld QFN | L24.4x4B    |

#### Features

- Fully Integrated Synchronous Buck Regulator + Dual LDO
- · High Output Current (For QFN package)

| - | PWM, 1.8V   | 400mA |
|---|-------------|-------|
| - | LDO1, 2.84V | 300mA |
| _ | LDO2 2 84V  | 200mA |

- Ultra-Compact DC-DC Converter Design
- · Stable with Small Ceramic Output Capacitors
- · High conversion efficiency
- · Low Shutdown supply current
- Ultra-Low Dropout Voltage for LDOs
- · Ultra-Low Output Voltage Noise
  - <30μV<sub>RMS</sub> (typ.) for LDO2 (VCO Supply)
- PG\_LDO, PG\_PWM and PG\_PWM outputs
- · Extensive circuit protection and monitoring features
  - Over voltage protection
  - Over current protection
  - Shutdown
  - Thermal Shutdown
- · Integrated RESET output for microprocessor reset
- Proven Reference Design for Total WLAN System Solution
- QFN Package
  - Compliant to JEDEC PUB95 MO-220 QFN Quad Flat No Leads - Product Outline
  - Near Chip-Scale Package Footprint Improves PCB Efficiency and Is Thinner in Profile

## **Applications**

- WLAN Cards
  - PCMCIA, Cardbus32, MiniPCI Cards
  - Compact Flash Cards
- · Liberty Chipset
- · Hand-Held Instruments

#### Related Literature

- TB363 Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)
- TB389 PCB Land Pattern Design and Surface Mount Guidelines for QFN Packages

## **Pinout**



# **Typical Application Schematic**



# Functional Block Diagram



## Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



L24.4x4B
24 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
(COMPLIANT TO JEDEC MO-220VGGD-2 ISSUE C)

| SYMBOL | MIN      | NOMINAL | MAX  | NOTES |
|--------|----------|---------|------|-------|
| А      | 0.80     | 0.90    | 1.00 | -     |
| A1     | -        | -       | 0.05 | -     |
| A2     | -        | -       | 1.00 | 9     |
| A3     | 0.20 REF |         | 9    |       |
| b      | 0.18     | 0.23    | 0.30 | 5, 8  |
| D      | 4.00 BSC |         |      | -     |
| D1     | 3.75 BSC |         | 9    |       |
| D2     | 2.19     | 2.34    | 2.49 | 7, 8  |
| Е      | 4.00 BSC |         |      | -     |
| E1     | 3.75 BSC |         | 9    |       |
| E2     | 2.19     | 2.34    | 2.49 | 7, 8  |
| е      | 0.50 BSC |         | -    |       |
| k      | 0.25     | -       | -    | -     |
| L      | 0.30     | 0.40    | 0.50 | 8     |
| L1     | -        | -       | 0.15 | 10    |
| N      | 24       |         | 2    |       |
| Nd     | 6        |         | 3    |       |
| Ne     | 6        |         | 3    |       |
| Р      | -        | -       | 0.60 | 9     |
| θ      | -        | -       | 12   | 9     |

Rev. 0 10/03

### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. Features and dimensions A2, A3, D1, E1, P &  $\theta$  are present when Anvil singulation method is used and not present for saw singulation.
- Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm.

All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com