# NTE2114 Integrated Circuit MOS, Static 4K RAM, 300ns ### **Description:** The NTE2114 1024—word 4—bit static random access memory is fabricated using N—channel silicon—gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The separate chip select input (CS) allows easy memory expansion by OR–tying individual devices to a data bus. #### **Features** - All Inputs and Outputs Directly TTL Compatible - Static Operation: No Clocks or Refreshing Required - Low Power: 225mW Typ - High Speed: Down to 300ns Access Time - TRI-STATE Output for Bus interface - Common Data In and Data Out Pins - Single 5V Supply - Standard 18–Lead DIP Package #### **Absolute Maximum Ratings:** | Voltage at Any Pin | –0.5V to +7V | |------------------------------------------------------------|---------------------------------------| | Power Dissipation, P <sub>D</sub> | 1W | | Storage Temperature Range, T <sub>stg</sub> | . –65 $^{\circ}$ to +150 $^{\circ}$ C | | Lead Temperature (During Soldering, 10sec), T <sub>L</sub> | +300°C | ### **Recommended Operating Conditions:** | Parameter | Symbol | Test Conditions | Min | Max | Units | |---------------------|-----------------|-----------------|------|------|-------| | Supply Voltage | V <sub>CC</sub> | | 4.75 | 5.25 | V | | Ambient temperature | T <sub>A</sub> | | 0 | +70 | °C | ## **DC Electrical Characteristics:** $(T_A = 0^\circ \text{ to } +70^\circ, V_{CC} = 5V \pm 5\% \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Max | Units | |----------------------------|------------------|----------------------------------------------|------|----------|-------| | Logical "1" Input Voltage | V <sub>IH</sub> | | 2.0 | $V_{CC}$ | V | | Logical "0" Input Voltage | V <sub>IL</sub> | | -0.5 | 0.8 | V | | Logical "1" Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = −1.0mA | 2.4 | _ | V | | Logical "0" Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.1mA | _ | 0.4 | V | | Input Load Current | ILI | $V_{IN} = 0$ to 5.25V | -10 | 10 | μΑ | | Output Leakage Current | I <sub>LO</sub> | $V_O = 4V$ to 0.4V, $\overline{CS} = V_{IH}$ | -10 | 10 | μΑ | | Power Supply Current | I <sub>CC1</sub> | All Inputs = 5.25V, $T_A = 25^{\circ}C$ | _ | 95 | mA | | Power Supply Current | I <sub>CC2</sub> | All Inputs = 5.25V, $T_A = 0$ °C | - | 100 | mA | # <u>AC Electrical Characteristics:</u> $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 5\%, \text{ Note 2 unless otherwise specified)}$ | Parameter | Symbol | Test Conditions | Min | Max | Units | |-----------------------------------------|------------------|-----------------|-----|-----|-------| | READ CYCLE | | | | | | | Read Cycle Time (WE = V <sub>IH</sub> ) | t <sub>RC</sub> | | 300 | _ | ns | | Access Time | t <sub>A</sub> | | _ | 300 | ns | | Chip Select to Output Valid | t <sub>CO</sub> | | _ | 100 | ns | | Chip Select to Output Active | t <sub>CX</sub> | | 20 | _ | ns | | Chip Select to Output TRI-STATE | t <sub>COT</sub> | | 0 | 80 | ns | | Output Hold from Address Change | t <sub>OHA</sub> | | 10 | _ | ns | | WRITE CYCLE | | | | | | | Write Cycle Time | t <sub>WC</sub> | | 300 | _ | ns | | Write Pulse Width | $t_{WP}$ | | 150 | _ | ns | | Write Recovery Time | t <sub>WR</sub> | | 0 | _ | ns | | Data Set–Up Time | t <sub>DS</sub> | | 150 | _ | ns | | Data Hold Time | t <sub>DH</sub> | | 0 | _ | ns | | Write Enable to Output TRI–STATE | t <sub>WOT</sub> | | 0 | 80 | ns | | Write Enable to Output Valid | t <sub>WO</sub> | | _ | 100 | ns | ## <u>Capacitance</u>: $(T_A = +25^{\circ}C, f = 1 \text{ MH}_Z, \text{ Note 3 unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Max | Units | |--------------------|------------------|---------------------------------|-----|-----|-------| | Input Capacitance | C <sub>IN</sub> | All Inputs V <sub>IN</sub> = 0V | _ | 5 | pF | | Output Capacitance | C <sub>OUT</sub> | $V_O = 0V$ | _ | 10 | рF | Note 1: Typical values at $T_A = +25$ °C. Note 2: All input transitions $\leq$ 10ns.Timing referenced to $V_{IL(MAX)}$ or $V_{IH(MIN)}$ for inputs, 0.8V and 2V for output. For test purposes, input levels should swing between 0V and 3V. Output load = 1 TTL gate and $C_L = 100$ pF. Note 3: This parameter is guaranteed by periodic testing. #### **Truth Table:** | <u>CS</u> | WE | 1/0 | MODE | |-----------|----|------------------|--------------| | Н | Χ | Hi–Z | Not Selected | | L | L | Н | Write 1 | | L | L | L | Write 0 | | L | Н | D <sub>OUT</sub> | Read | ### **Functional Description:** Two pins control the operation of the NTE2114. Chip Select ( $\overline{CS}$ ) enables write and read operations and controls TRI–STATING of the data–output buffer. Write Enable ( $\overline{WE}$ ) chooses between READ and WRITE modes and also controls output TRI–STATING. The truth table details the states produced by combinations of the $\overline{CS}$ and $\overline{WE}$ controls. During READ–cycle timing, WE is kept high. Independent of CS, any change in address code causes new data to be fetched and brought to the output buffer. CS must be low, however, for the output buffer to be enabled and transfer the data to the output pin. Address access time, $t_A$ , is the time required for an address change to produce new data at the output pin, assuming $\overline{CS}$ has enabled the output buffer prior to data arrival. Chip Select–to–output delay, $t_{CO}$ , is the time required for $\overline{CS}$ to enable the output buffer and transfer previously fetched data to the output–pin. Operation with $\overline{CS}$ continuously held low is permissible. Writing occurs only during the time both $\overline{CS}$ and $\overline{WE}$ are low. Minimum write pulse width, $t_{WP}$ , refers to this simultaneous low region. Data set–up and hold times are measured with respect to whichever control first rises. Successive write operations may be performed with $\overline{CS}$ continuously held low. $\overline{WE}$ then is used to terminate WRITE between address changes. Alternatively, $\overline{WE}$ may be held low for successive WRITES and $\overline{CS}$ used for WRITE interruption between address change. In any event, either WE or CS (or both) must be high during address transitions to prevent erroneous WRITE.