# LR38603 # Digital Signal Processor for Color CCD Cameras ### **DESCRIPTION** The LR38603 is a CMOS digital signal processor for color CCD video camera systems of 270 k/320 k/410 k/470 k-pixel CCDs with complementary color filters. The video camera system consists of CDS/PGA/ADC IC (IR3Y48A1), DSP IC (LR38603) and V driver IC (LR36685) with CCD. #### **FEATURES** - Designed for 1/4-type 270 k/320 k/410 k/470 kpixel color CCDs with Mg, G, CY, and Ye complementary color filters - Switchable between NTSC and PAL modes - Built-in signal generation circuit for driving CCD and various pulses for TV signals - Parameters for camera signal processing can be set - Built-in auto exposure control - Built-in auto white balance control - Built-in auto carrier balance control - Built-in drive circuit for 2 K-bit EEPROM - Built-in 9-bit D/A converter - · Built-in mirror image output - · Built-in circuit to reduce line crawl noise - Built-in auto white detect correction - YUV digital output (8 bits x 2) - UYVY digital output (8 bits x 1) - Analog video output - External clock input (8 fsc) - · Built-in vertical reset - Built-in horizontal reset - Single +3.3 V power supply - Package : 80-pin LQFP (P-LQFP080-1212) 0.5 mm pin-pitch #### PIN CONNECTIONS ### **BLOCK DIAGRAM** # **PIN DESCRIPTION** | | SYMBOL | | POLARITY | DESCRIPTION | |----|------------------|----------|----------|----------------------------------------------------------------------------------| | 1 | ACL | ICSU | | All reset | | | | | | Input for reference clock oscillator | | 2 | CKI | OSCI | | Connect to CKO (pin 3) with R. | | | | | | NTSC: 28.63636 MHz PAL: 28.375 MHz | | 3 | СКО | osco | | Output for reference clock oscillator. The output is the inverse of CKI (pin 2). | | 4 | VDD | - | | Power supply input (+3.3 V) | | 5 | GND | _ | | Ground | | 6 | ADCK | OBF4M | ПП | Clock output for A/D converter | | L | ADOR | ODI TIVI | | Connect to ADCK of IR3Y48A1. | | 7 | SCK | OBF4M | | Clock output for setting parameter of IR3Y48A1 | | 8 | SDATA | OBF4M | | Serial data output for setting parameter of IR3Y48A1 | | 9 | ADI9 | IC | | Digital signal input (MSB) | | 10 | ADI8 | IC | | Digital signal input | | 11 | ADI7 | IC | | Digital signal input | | 12 | ADI6 | IC | | Digital signal input | | 13 | ADI <sub>5</sub> | IC | $\sim$ | Digital signal input | | 14 | ADI4 | IC | $\sim$ | Digital signal input | | 15 | <b>V</b> DD | _ | | Power supply input (+3.3 V) | | 16 | GND | _ | | Ground | | 17 | ADI3 | IC | X | Digital signal input | | 18 | ADI2 | IC | X | Digital signal input | | 19 | ADI <sub>1</sub> | IC | X | Digital signal input | | 20 | ADI <sub>0</sub> | IC | X | Digital signal input (LSB) | | 21 | OBCP | OBF4M | | Clamp pulse output for optical black | | 22 | ADCLP | OBF4M | | Clamp pulse output | | 23 | BLKX | OBF4M | | Blanking pulse output | | | | | | Data input from EEPROM | | | EEDD A | 1041411 | | Connect to a data output pin of EEPROM. | | 24 | EEPDA | IO4MU | | When setting internal register from an external device, use EEPCK, EEPFL and | | | | | | EEPSL together with EEPDA. This pin is for serial data input. | | 25 | GND | _ | | Ground | | 26 | VDD | _ | | Power supply input (+3.3 V) | | | | | | Clock output for EEPROM | | | FEDOL | | | Connect to clock input of EEPROM. | | 27 | EEPCK | IO4MSU | | When setting internal register from external device, this pin is used as serial | | | | | | clock. | | | | | 7/ | Control for setting internal register from an external device | | 28 | EEPFL | ICU | _X_ | Usually used at H level. | | | | | | Control for setting internal register from external device | | 29 | EEPSL | ICD | _X_ | Usually used at L level. | | | | | | When setting register, set EEPSL at H level. | | | l | L | | | | PIN NO. | SYMBOL | IO SYMBOL | POLARITY | DESCRIPTION | |---------|-------------------|-----------|----------|-----------------------------------------------------------------------------------| | | | | | WB setting. Use together with WB1 and WB2 | | 30 | WB <sub>1</sub> | IO4MD | | 00 (WB2, WB1): Auto white balance 01: WB1 mode 10: WB2 mode | | | | | | 11: WB3 mode | | 31 | WB2 | IO4MD | | These pins are 0 bit (WB1) and 1st-bit (WB2) of UV output in output digital YUV | | " | **** | 10 11112 | | mode. | | | | | | Setting for mirroring video output mode | | 32 | MIR | IO4MD | | L: Normal H: Mirroring | | | | | | This pin is 2nd-bit of UV output in output digital YUV mode. | | | DI C | ICAMD | | Switching internal register for exposure-standard | | 33 | BLC | IO4MD | | This pin is 3rd-bit of UV output in digital output mode. | | 34 | GNDDA | _ | | Ground for internal D/A converter | | 35 | Voor | | | Power supply for internal D/A converter | | 35 | VDDDA | ĺ | | Connect to DC 3.3 V power supply (+3.3 V). | | 36 | VB | DAO | | DC output of internal D/A converter. Connect to ground pin via capacitor. | | 37 | IREF | DAO | | DC output of internal D/A converter. Connect to ground pin via register. | | 38 | VREF | DAI | | DC reference input for internal D/A converter | | 36 | VHEF | DAI | | Connect to DC power supply (+1.0 V). | | 39 | GNDDA | ı | | Ground for internal D/A converter. | | 40 | VIDEO | DAO | | Analog video output | | 41 | EEMDS | IO4MU | | Switching electronic shutter control | | ļ | | | | Use together with EEMDS, EEMD1, EEMD2 and EEMD3. Refer to "Electronic | | 42 | EEMD1 | IO4MU | | Shutter Speed Setting" in AUTOMATIC CAMERA FUNCTION CONTROL. | | | | | | These pins are 4th to 7th-bit of UV output in digital output mode. | | 43 | EEMD <sub>2</sub> | IO4MU | | When in line lock mode, | | 44 | EEMD3 | IO4MII | | EEMD2: H reset | | 44 | EEIVID3 | IO4MU | | EEMD3: V reset | | 45 | GND | _ | | Ground | | 46 | VDD | _ | | Power supply input (+3.3 V). | | 47 | DCK <sub>1</sub> | OBF4M | | Clock output synchronized with digital output | | | | | | Switchable among CSYNC, CBLK or L level. | | | | | | ID pulse output of UV signal for digital output | | | | | | When in analog output, output is KEI or L level. | | 48 | DCK <sub>2</sub> | OBF4M | | KEI pulse : At power-on, begin with L level. When shutter speed is 1/60 s (PAL $$ | | | | | | 1/50 s) and PGA gain is more than the value in address 92h, it goes to H level | | | | | | and becomes stable. | | 49 | EXCKI | ICSU | | Input for external clock | | 50 | Y <sub>0</sub> | OBF4M | | Digital video signal output | | 51 | Y1 | OBF4M | | Use together with Y7 (MSB) to Y0 (LSB). | | 52 | Y <sub>2</sub> | OBF4M | | UYVY signal or illumination signal output (according to the register). | | 53 | <b>Y</b> 3 | OBF4M | X | 5 | | 54 | GND | _ | | Ground | | PIN NO. | SYMBOL | IO SYMBOL | POLARITY | DESCRIPTION | |---------|-------------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 55 | VDD | _ | | Power supply input (+3.3 V) | | 56 | Y4 | OBF4M | X | Digital video eignal output | | 57 | <b>Y</b> 5 | OBF4M | X | Digital video signal output Use together with Y7 (MSB) to Yo (LSB). | | 58 | Y6 | OBF4M | X | UYVY signal or illumination signal output (according to the register) | | 59 | <b>Y</b> 7 | OBF4M | X | OTVT signal of illumination signal output (according to the register) | | 60 | HD | OBF4M | Л | Horizontal drive pulse output It is able to select horizontal drive pulse for drive timing and video output timing from BELL pulse, HREF pulse and L level. BELL pulse: The signal that goes to H level 1 time per 1 field. | | 61 | VD | OBF4M | Л | Vertical drive pulse output It is able to select from VD, CSYNC and VS outputs for drive timing and video output timing. | | 62 | V <sub>1</sub> X | OBF4M | П | | | 63 | V <sub>2</sub> X | OBF4M | П | CCD vertical drive pulse output | | 64 | Vзх | OBF4M | | Connect each pin to CCD via V driver IC. | | 65 | V <sub>4</sub> X | OBF4M | | | | 66 | VDD | ı | | Power supply input (+3.3 V) | | 67 | GND | ı | | Ground | | 68 | VH <sub>1</sub> X | OBF4M | | Pulse output for reading charges | | 69 | VНзх | OBF4M | | Connect each pin to CCD via V driver IC. | | 70 | OFDX | OBF4M | | OFD pulse output. Connect each pin to CCD via V driver IC. | | 71 | VDD | _ | | Power supply input (+3.3 V) | | 72 | GND | _ | | Ground | | 73 | FR | OBF12M | П | Reset pulse output. Connect each pin to CCD via capacitor. | | 74 | FH <sub>1</sub> | OBF12M | | Horizontal transmit pulse output | | 75 | FH <sub>2</sub> | OBF12M | | Connect to CCD. | | 76 | VDD | _ | | Power supply input (+3.3 V) | | 77 | GND | _ | | Ground | | 78 | RS | OBF4M | 1 1 [ | Pulse output for sample hold | | | | | | When using IR3Y48A1, connect to CSN pin for parameter setting. | | 79 | FS | OBF4M | | Pulse output for sample hold | | 80 | FCDS | OBF4M | | Pulse output for sample hold | IC : Input pin DAO : Output pin for D/A converter ICU : Input pin with pull-up resistor OSCO : Output pin for oscillation ICD : Input pin with pull-down resistor IO4MU : Input/output pin with pull-up resistor ICSU : Schmidt input pin with pull-up resistor IO4MD : Input/output pin with pull-down resistor DAI : Input pin for D/A converter IO4MSU : Input/output pin with pull-down resistor (schmidt OSCI : Input pin for oscillation input) OBF4M : Output pin OBF12M : Output pin # **DSP REGISTER TABLE** | ADDRESS | NAME | BIT | CONTENTS | |---------|--------------|---------|------------------------------------------------------------------------------| | 00h | STOP_EEPROM | [7:0] | Stop reading from EEPROM only when EEPROM data is FF. | | 01h | LPF_TH | [7] | H: Luminance signal processing without LPF (when using B/W CCD) | | | CCD_SEL | [6 : 5] | 00 : 270 k pixel CCD (NTSC) 01 : 410 k pixel CCD (NTSC) | | | | | 10 : 320 k pixel CCD (PAL) 11 : 470 k pixel CCD (PAL) | | | ADTI | [4:3] | Input data timing adjustment | | | | | 00 : Reference 01 : 1 clock delay 10 : 1 clock forward 11 : 2 clocks forward | | | | [2] | 1 : Latch with inverted clock | | | SEL_CDS | [1:0] | Fixed to 1X (IR3Y48A1) | | 02h | NI | [6] | 0 : Interlace 1 : Non-interlace | | | MODE_OUT_SIG | [5 : 3] | Select output mode. | | | | [5.5] | 000 : Analog video output EXCKI : Vertical reset pulse input | | | | | 001 : Analog video output EXCKI : 8 fsc clock input | | | | | EEMD2: Horizontal reset pulse input | | | | | 010 : Analog video output EEMD2 : Horizontal reset pulse input | | | | | EEMD3: Vertical reset pulse input | | | | | 100 : YUV digital video output : Clock rate of video data pixel-CK | | | | | 101 : YUV digital video output : Clock rate of video data EXCKI | | | | | 110 : UYVY digital video output : Clock rate of video data EXCKI | | | | | 011, 111 are prohibited. | | | START_EE | [2] | Shutter speed at power-on 0 : minimum 1 : maximum | | | AGC_FIX | [1] | PGA control 0 : Auto 1 : Fixed | | | OB_SEL | [0] | Carrier balance control 0 : Auto 1 : Fixed | | 03h | HD_SEL | [6 : 5] | Select output signal from HD pin | | | | | 00 : HD output (CCD drive timing) 01 : HD output (video output timing) | | | | | 10 : BELL pulse (in analog video output), HREF (in digital video output) | | | | | 11 : Fixed to L level | | | VD_SEL | [4 : 3] | Select output signal from VD pin | | | | | 00 : VD output (CCD drive timing) 01 : VD output (video output timing) | | | | | 10 : Fixed to L level (in analog video output), VS (in digital video output) | | | | | 11 : Fixed to L level (in analog video output), CSYNC (in digital video | | | | | output) | | | DCK1_SEL | [2:1] | Select output signal from DCK1 pin (in analog video output) | | | | | 00 : CSYNC 01 : CBLNK 1X : Fixed to L level | | | DCK2_SEL | [0] | Select output signal from DCK2 pin (in analog video output) | | | | | 0 : Fluorescent signal 1 : Fixed to L level | | 04h | SW_CTRL | [7 : 0] | Electronic shutter control (EEMDS, EEMD1, EEME2, EEMD3), mirror video | | | | | output (MIR [MSB]), internal register for exposure-standard (BLC) and white | | | | | balance (WB2, WB1 [LSB]) are set when selecting digital output mode with | | | | | MODE_OUT_SIG (address 02h). | | | | | Shutter control of EEMD2 and EEMD3 is set by the register of SW_CTRL | | | | | and that of EEMDS and EEMD1 is set by pin 41 and pin 42 when setting | | | | | "001" and "010" with MODE_OUT_SIG (address 02h). | | ADDRESS | NAME | BIT | CONTENTS | |---------|------------|---------|------------------------------------------------------------------------| | 05h | MIN_SH_SEL | [7] | Select minimum shutter speed 0:1/60 s (1/50 s) 1:1/100 s (1/120 s) | | | MAX_SH | [6:0] | Restriction in maximum shutter speed | | | | | (When EEMDS, EEMD1, EEMD2, EEMD3 = 4' b1110) | | 06h | REF_IRIS1 | [7:0] | Reference of exposure | | 07h | CTLD_AGC | [7:0] | Outside range of error of exposure reference | | | | | (Hysteresis range of IRIS and PGA tweaking range) | | 08h | CTLD_0 | [7:0] | Inside range of error of exposure reference | | | | | (Exposure control is stopped in REF_IRIS±CTLD_0) | | 09h | REF_IRIS2 | [7:0] | Exposure reference in condition against light (When BLC = H) | | 0Ah | CLIP_IRIS | [7:0] | Ceiling clip in accumulate exposure data | | 0Bh | UW_E1 | [7:0] | Downward weight factor 1 in calculation of exposure. (upper of screen) | | 0Ch | UW_E2 | [7:0] | Downward weight factor 2 in calculation of exposure. | | 0Dh | UW_E3 | [7:0] | Downward weight factor 3 in calculation of exposure. | | 0Eh | UW_E4 | [7:0] | Downward weight factor 4 in calculation of exposure. | | 0Fh | UW_E5 | [7:0] | Downward weight factor 5 in calculation of exposure. | | 10h | UW_E6 | [7:0] | Downward weight factor 6 in calculation of exposure. | | 11h | UW_E7 | [7:0] | Downward weight factor 7 in calculation of exposure. | | 12h | UW_E8 | [7:0] | Downward weight factor 8 in calculation of exposure. (lower of screen) | | | | | Sum of UW_E1 to UW_E8 must be 256d. | | 13h | CW_E | [6:0] | Ratio of downward IRIS against center | | 14h | CWP_E | [5 : 0] | Center point, position of left-upper area. | | 15h | CWA_E | [5:0] | Center point, size of area. | | 16h | EE_DIV_STP | [6:4] | Select dividing value of shutter speed control. | | | LPFE_O | [3 : 2] | Select LPF of IRIS data in PGA normal adjustment. | | | LPFE_I | [1:0] | Select LPF of IRIS data in PGA tweak. | | 17h | P_HEE | [7:0] | Ratio of luminance H peak of IRIS data | | 18h | P_LEE | [7:0] | Ratio of luminance L peak of IRIS data | | 19h | MOD8 | [4] | Select peak accumulation. 0 : Avg. of 8 pixels 1 : Avg. of 4 pixels | | | IRIS_DLY | [3 : 2] | Reduction of IRIS control in normal operation. | | | | | 00 : Operating always 01 : Operating each 2VD timing | | | | | 10 : Operating each 4VD timing 11 : Operating each 8VD timing | | | IRIS_DLY | [1:0] | Reduction of IRIS control in PGA tweak. | | | | | 00 : Operating always 01 : Operating each 2VD timing | | | | | 10 : Operating each 4 VD timing 11 : Operating each 8VD timing | | 1Ah | AG_DIV_STP | [7 : 5] | Select dividing value of PGA control. | | | AG_GAIN | [4:0] | Number of steps in PGA gain | | 1Bh | MAX_AGC | [7:0] | Upper limitation of PGA control. | | 1Ch | REF_AGC | [7:0] | Lower limitation of PGA control (initial value of PGA at power-on). | | 1Dh | S_38M_GA | [7:0] | Fixed PGA gain [7 : 0 (LSB) ] | | 1Eh | S_38M_GA_U | [3] | Fixed PGA gain when using IR3Y48A1 [8 (MSB)] | | | S_38M_MX | [3 · 0] | IR3Y48A1 minimum gain [1:0] | | | | [2:0] | 00:0 01:+6 dB 10:+12 dB 11:-2 dB | | ADDRESS | NAME | BIT | CONTENTS | |---------|------------|---------|-------------------------------------------------------------------------------| | 1Fh | S_38M_OFS | [7] | Offset auto adjustment. | | | | | 0 : Auto 1 : Fixed (when using IR3Y48A1) | | | | [6:0] | Factor in fixed offset mode | | | | | Fixed to 40h when using IR3Y48A1. | | 20h | CSEPR | [7:0] | R side factor of color separation (positive value) | | 21h | CSEPB | [7:0] | B side factor of color separation (positive value) | | 22h | CB_R | [7:0] | R side factor of carrier balance (complement of 2) | | 23h | CB_B | [7:0] | B side factor of carrier balance (complement of 2) | | 24h | C_GAM | [5 : 3] | Select characteristics of color gamma. | | | YL_SEL | [2:1] | Manner of YL signal production ([2 : 1]) | | | | | 00 : Avg. of 3 lines 01 : Each R, B line 1X : Fixed ratio | | | C1_RB_SEL | [0] | Manner of RG signal production | | | | | 0 : Use color separation factor (address 20h, 21h) | | | | | 1 : Use fixed color separation factor. | | 25h | MODE_MAT | [7] | Matrix factor 0 : Unsigned 1 : Signed | | | LC_ON_RB | [6] | 1 : Operation against line crawl in color processing. | | | YL_SUB | [5] | 1 : Set YL to 0 in chrominance generation. | | | UV_CTRL1 | [4] | Switch order of UV digital output | | | SEL_RB | [3] | Swap R and B after color separation. | | | SEL_RB2 | [2] | Swap R - Y and B - Y in output | | | SPCTRL | [1] | Switch attributes of SP1 and SP2. | | | IDCO | [0] | Switch attribute of color separation HG. | | 26h | MAX_WBR | [7 : 0] | Upper limit of R side range of AWB gain (9 bits data which includes 1 at LSB) | | 27h | MIN_WBR | [7 : 0] | Lower limit of R side range of AWB gain (9 bits data which includes 1 at LSB) | | 28h | MAX_WBB | [7:0] | Upper limit of B side range of AWB gain (9 bits data which includes 1 at LSB) | | 29h | MIN_WBB | [7:0] | Lower limit of B side range of AWB gain (9 bits data which includes 1 at LSB) | | 2Ah | JMP_OFF | [4] | 0 : Normal 1 : Suppress AWB skipping | | | AWB_HIGH | [3] | 0 : Normal 1 : Force fast processing in small frame | | | MAX_IQAREA | [2] | 0 : Address 36h to 3Dh 1 : Fix WB frame to maximum. | | | IQ_LPF | [1:0] | Select LPF of AWB I, Q. | | | | | 00 : Avg. of 4 V 01 : Avg. of 2 V 1X : Non | | 2Bh | K_WBR_H | [7:0] | R side multiplier of capture speed in AWB fast processing. | | 2Ch | K_WBB_H | [7:0] | B side multiplier of capture speed in AWB fast processing. | | 2Dh | CMP_CT | [7:0] | Number of operations of white balance (each CMP_CT x VD timing) | | 2Eh | AWB_HCL | [7:0] | Initial value of AWBHCL | | 2Fh | AWB_LCL | [7:0] | Initial value of AWBLCL | | 30h | REF_WBPK | [7:0] | Reference data in calculation of intercept level of AWB accumulated luminance | | 31h | K_CL | [7:0] | H peak ratio in calculation of intercept level of AWB accumulated luminance | | 32h | K_WBCL | [7:0] | Multiplier in calculation of intercept level of AWB accumulated luminance | | 33h | INT_I_R_Y | [7] | AWB detected data | | | | | 0:I, Q 1:R – Y, B – Y | | | CW_IQ | [6:0] | Ratio of AWB weighted center and downward. | | ADDRESS | NAME | BIT | CONTENTS | |---------|------------|-------|-------------------------------------------------------------------------| | 34h | CWPA_IQ | [7:0] | Position and area of AWB center. | | 35h | CTLD_AW0 | [7:0] | Reset range of WB frame (compared with IRIS) | | 36h | AWB_IP_L | [7:0] | Outside, I-axis positive of AWB detect area (in fast processing) | | 37h | AWB_IM_L | [7:0] | Outside, I-axis negative of AWB detect area (in fast processing) | | 38h | AWB_QP_L | [7:0] | Outside, Q-axis positive of AWB detect area (in fast processing) | | 39h | AWB_QM_L | [7:0] | Outside, Q-axis negative of AWB detect area (in fast processing) | | 3Ah | AWB_IP_S | [7:0] | Inside, I-axis positive of AWB detect area (in normal processing) | | 3Bh | AWB_IM_S | [7:0] | Inside, I-axis negative of AWB detect area (in normal processing) | | 3Ch | AWB_QP_S | [7:0] | Inside, Q-axis positive of AWB detect area (in normal processing) | | 3Dh | AWB_QM_S | [7:0] | Inside, Q-axis negative of AWB detect area (in normal processing) | | 3Eh | AWB_IW_L | [6:0] | White area, I-axis, outside (for hysteresis). | | 3Fh | AWB_QW_L | [6:0] | White area, Q-axis, outside (for hysteresis). | | 40h | AWB_IW_S | [7:4] | White area, I-axis, inside (for targeted white area). | | | AWB_QW_S | [3:0] | White area, Q-axis, inside (for targeted white area). | | 41h | AWB_C_I | [7:4] | WB convergence orientation, I-axis coordinate (complement of 2) | | | AWB_C_Q | [3:0] | WB convergence orientation, Q-axis coordinate (complement of 2) | | 42h | WBR1 | [7:0] | WB1 R side constant (9 bits data which includes 0 at MSB) | | 43h | WBB1 | [7:0] | WB <sub>1</sub> B side constant (9 bits data which includes 0 at MSB) | | 44h | WBR2 | [7:0] | WB2 R side constant (9 bits data which includes 0 at MSB) | | 45h | WBB2 | [7:0] | WB2 B side constant (9 bits data which includes 0 at MSB) | | 46h | WBR3 | [7:0] | WB <sub>3</sub> R side constant (9 bits data which includes 0 at MSB) | | 47h | WBB3 | [7:0] | WB <sub>3</sub> B side constant (9 bits data which includes 0 at MSB) | | 48h | REF_GA_R1M | [7:0] | Chrominance gain of R - Y negative direction when WB1 is fixed or auto- | | | | | controlled (present WBR factor ≤ WBR1). | | 49h | REF_GA_B1M | [7:0] | Chrominance gain of B - Y negative direction when WB1 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR1). | | 4Ah | REF_GA_R1P | [7:0] | Chrominance gain of R - Y positive direction when WB1 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR1). | | 4Bh | REF_GA_B1P | [7:0] | Chrominance gain of B - Y positive direction when WB1 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR1). | | 4Ch | REF_GA_R2M | [7:0] | Chrominance gain of $R-Y$ negative direction when WB2 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR2). | | 4Dh | REF_GA_B2M | [7:0] | Chrominance gain of B - Y negative direction when WB2 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR2). | | 4Eh | REF_GA_R2P | [7:0] | Chrominance gain of R - Y positive direction when WB2 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR2). | | 4Fh | REF_GA_B2P | [7:0] | Chrominance gain of B - Y positive direction when WB2 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR2). | | 50h | REF_GA_R3M | [7:0] | Chrominance gain of R - Y negative direction when WB3 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR3). | | 51h | REF_GA_B3M | [7:0] | Chrominance gain of B - Y negative direction when WB3 is fixed or auto- | | | | | controlled (present WBR factor $\leq$ WBR3). | | ADDRESS | NAME | BIT | CONTENTS | |---------|-------------|---------|---------------------------------------------------------------------------| | 52h | REF_GA_R3P | [7:0] | Chrominance gain of R - Y positive direction when WB3 is fixed or auto- | | | | | controlled (present WBR factor ≤ WBR3). | | 53h | REF_GA_B3P | [7:0] | Chrominance gain of B - Y positive direction when WB3 is fixed or auto- | | | | | controlled (present WBR factor ≤ WBR3). | | 54h | K_GA_R1M | [6:0] | Chrominance gain slope of R - Y negative direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 55h | K_GA_B1M | [6:0] | Chrominance gain slope of B - Y negative direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 56h | K_GA_R1P | [6:0] | Chrominance gain slope of R - Y positive direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 57h | K_GA_B1P | [6:0] | Chrominance gain slope of B - Y positive direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 58h | K_GA_R2M | [6:0] | Chrominance gain slope of R - Y negative direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 59h | K_GA_B2M | [6:0] | Chrominance gain slope of B - Y negative direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 5Ah | K_GA_R2P | [6:0] | Chrominance gain slope of R - Y positive direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 5Bh | K_GA_B2P | [6:0] | Chrominance gain slope of B - Y positive direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 5Ch | REF_MAT_R1M | [5:0] | Matrix correction factor of R - Y negative direction when WB1 is fixed or | | | | | autocontrolled (present WBR factor ≤ WBR1). | | 5Dh | REF_MAT_B1M | [5 : 0] | Matrix correction factor of B - Y negative direction when WB1 is fixed or | | | | | autocontrolled (present WBR factor ≤ WBR1). | | 5Eh | REF_MAT_R1P | [5 : 0] | Matrix correction factor of R - Y positive direction when WB1 is fixed or | | | | | autocontrolled (present WBR factor ≤ WBR1). | | 5Fh | REF_MAT_B1P | [5 : 0] | Matrix correction factor of B - Y positive direction when WB1 is fixed or | | | | | autocontrolled (present WBR factor ≤ WBR1). | | 60h | REF_MAT_R2M | [5 : 0] | Matrix correction factor of R - Y negative direction when WB2 is fixed or | | | | | autocontrolled (present WBR factor = WBR2). | | 61h | REF_MAT_B2M | [5 : 0] | Matrix correction factor of B - Y negative direction when WB2 is fixed or | | | | | autocontrolled (present WBR factor = WBR2). | | 62h | REF_MAT_R2P | [5 : 0] | Matrix correction factor of R - Y positive direction when WB2 is fixed or | | | | | autocontrolled (present WBR factor = WBR2). | | 63h | REF_MAT_B2P | [5:0] | Matrix correction factor of B - Y positive direction when WB2 is fixed or | | | | | autocontrolled (present WBR factor = WBR2). | | 64h | REF_MAT_R3M | [5:0] | Matrix correction factor of R - Y negative direction when WB3 is fixed or | | | | | autocontrolled (present WBR factor = WBR3). | | 65h | REF_MAT_B3M | [5:0] | Matrix correction factor of B - Y negative direction when WB3 is fixed or | | | | | autocontrolled (present WBR factor = WBR3). | | 66h | REF_MAT_R3P | [5:0] | Matrix correction factor of R - Y positive direction when WB3 is fixed or | | | | | autocontrolled (present WBR factor = WBR3). | | ADDRESS | NAME | BIT | CONTENTS | |---------|-------------|---------|-------------------------------------------------------------------------------| | 67h | REF_MAT_B3P | [5:0] | Matrix correction factor of B - Y positive direction when WB3 is fixed or | | | | | autocontrolled (present WBR factor = WBR3). | | 68h | K_MAT_R1M | [7:0] | Matrix correction slope factor of R - Y negative direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 69h | K_MAT_B1M | [7:0] | Matrix correction slope factor of B - Y negative direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 6Ah | K_MAT_R1P | [7:0] | Matrix correction slope factor of R - Y positive direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 6Bh | K_MAT_B1P | [7 : 0] | Matrix correction slope factor of B - Y positive direction in WB auto control | | | | | (WBR1 < present WBR < WBR2) | | 6Ch | K_MAT_R2M | [7 : 0] | Matrix correction slope factor of R - Y negative direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 6Dh | K_MAT_B2M | [7 : 0] | Matrix correction slope factor of B - Y negative direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 6Eh | K_MAT_R2P | [7 : 0] | Matrix correction slope factor of R - Y positive direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 6Fh | K_MAT_B2P | [7:0] | Matrix correction slope factor of B - Y positive direction in WB auto control | | | | | (WBR2 < present WBR < WBR3) | | 70h | CKIL_OFF | [6] | 1 : Color killer OFF | | | COL_Y | [5 : 0] | Start point of luminance color suppression in maximum PGA gain. | | 71h | COL_S | [7:0] | Start point of low luminance color suppression (PGA gain). | | 72h | COL_H | [5 : 0] | Low luminance color suppression gain. | | 73h | CKI_HCL | [7:0] | Start level of high luminance color suppression. | | 74h | CKI_LCL | | Start level of low luminance color suppression. | | 75h | CKI_HLGA | [7:4] | High luminance color suppression gain. | | | | | Low luminance color suppression gain. | | 76h | CKI_HLTI | | | | | | [2:0] | Timing adjustment of low luminance color suppression: -2 to +2 | | 77h | CKI_HECL | [7:0] | 1 | | 78h | CKI_EVCL | [7:0] | | | 79h | CKI_EGA | [7:4] | | | | | | Gain of vertical edge color suppression. | | 7Ah | NSUP_R | [7:4] | R – Y signal low level suppression | | | NSUP_B | [3 : 0] | | | 7Bh | LC_ON_YL | [7] | 1 : Execute measure against line crawl in processing luminance signal. | | | Y_GAM | [6:4] | Select characteristics of luminance gamma. | | | SEL_LPF_Y | [3] | Select characteristics of luminance LPF. | | | Y_SEL | [2] | Switch luminance signal processing 0 : Use only 1H 1 : 3-line process | | | VAPT_OFF | [1] | 1 : Vertical aperture is OFF | | | HAPT_OFF | [0] | 1 : Horizontal aperture is OFF | | 7Ch | HAPT_SEL | [7] | Switch characteristics of horizontal aperture. | | | ADT LITTE | ro =- | 0: (-1 + Z1) (1 - Z2) 1: (-1 + Z1) (1 - Z1) | | | APT_HTIM | [6 : 5] | Timing of horizontal aperture : -1 to +1 | | | APT_HGA | [4:0] | Initial value of APT_HGA (gain of horizontal edge signal) | | ADDRESS | NAME | BIT | CONTENTS | |---------|----------|---------|--------------------------------------------------------------------------| | 7Dh | APT_HCL | [6 : 0] | Suppression level of horizontal edge signal. | | 7Eh | APT_VGA | [4:0] | Initial value of APT_VGA (gain of vertical edge signal) | | 7Fh | APT_VCL | [6:0] | Suppression level of vertical edge signal. | | 80h | APT_S | [7:0] | Start point of edge signal suppression (PGA gain). | | 81h | APT_H | [5:0] | Gain of edge signal suppression. | | 82h | APT_Y | [5:0] | Start point of edge signal suppression in maximum PGA gained luminance. | | 83h | CKI_HCL2 | [7:0] | Luminance suppression point of high luminance aperture. | | 84h | CKI_ETI | [6] | Select level of edge signal, used in internal calculation. 1:1/4 times | | | | [5:3] | Delete timing of horizontal edge: -2 to +2 | | | | [2:0] | Delete timing of vertical edge : -2 to +2 | | 85h | LC_K1 | [7:0] | Difference of 0H, 2H signal allowed level, for judgment of line crawl. | | 86h | LC_K2 | [7:0] | Difference of R, B signal allowed level, for judgment of line crawl. | | 87h | LC_MAX | [7:0] | Judgment of luminance level, for judgment of line crawl. | | 88h | SETUP | [6] | Switch CBLK level. | | | | [5:0] | Adjustment of setup level (complement of 2). | | 89h | BAS_R | [7] | Sign of burst level R - Y 1: - direction 0: + direction | | | | [6:0] | Burst level R – Y. | | 8Ah | BAS_B | [7] | Sign of burst level B - Y 1: - direction 0: + direction | | | | [6:0] | Burst level B - Y (sign + absolute value). | | 8Bh | OUTGA | [6] | 1 : Mute in encoder. | | | | [5] | 1 : Stop adding SYNC to analog output. | | | | [4:0] | Gain of analog output (1 time at 10h). | | 8Ch | SYNCLEV | [7:0] | Adjustment of SYNC level. | | 8Dh | MUTE_OUT | [7] | 1 : Disable output mute at power-on. | | | | [6:0] | Period of mute (MUTE_OUT x 2 vertical period) | | 8Eh | SEL_FH | [7] | Switch attribute of FH 1 : Inverted | | | SEL_FR | [6] | Switch attribute of FR 1 : Inverted | | | SEL_ADCK | [5 : 3] | ADCK phase adjustment | | | | | When using 270 k, 320 k-pixel CCDs 000 : standard to 101 : 300° (delayed | | | | | from "000" to "101" every 60°.) | | | | | When using 410 k, 470 k-pixel CCDs 000 : standard to 101 : 270° (delayed | | | | | from "000" to "101" every 45°.) | | | SEL_FS | [2:0] | FS phase adjustment 000 : standard to 111 : 14 ns delay (delayed from | | | | | "000" to "111" every 2 ns.) | | 8Fh | SEL_FH2 | [7 : 6] | FH <sub>2</sub> phase adjustment | | | | | 00 : standard 01 : 1 ns delay 10 : 2 ns delay 11 : 3 ns delay | | | SEL_FCDS | [5 : 3] | FCDS phase adjustment 000 : standard to 111 : 14 ns delay (delayed from | | | | | "000" to "111" every 2 ns.) | | | SEL_RS | [2:0] | RS phase adjustment 000 : standard to 111 : 14 ns delay (delayed from | | | | | "000" to "111" every 2 ns.) | | 90h | STANDBY | [6] | 1 : Standby | | | | [5:0] | Period of return from standby (STANDBY x vertical period) | | ADDRESS | NAME | BIT | CONTENTS | |---------|-------------|---------|------------------------------------------------------------------------------| | 91h | KNEE | [7] | 1 : Invert OBCP clock | | | INV_DCK2 | [6] | 1 : Invert DCK2 | | | INV_DCK1 | [5] | 1 : Invert DCK <sub>1</sub> | | | BUSY_SEL | [4] | 1 : Reset auto control factor, when EEPSL is at H. | | | EI_ON_SEL | [3] | 1 : Enable KEI pulse function. | | | HRI_SEL | [2] | 1 : Invert HRES (minus attribute) | | | VRI_SEL | [1] | 1 : Invert VRES (minus attribute) | | | IN_VRES | [0] | Select vertical reset timing. | | | | | 0 : Reset at CSYNC pulse timing. | | | | | 1 : Reset at VD pulse timing. | | 92h | KEI_KEISU | [7:0] | Gain of PGA which produces KEI pulse. | | 93h | ENCIN_PH | [3] | Latch encoder clock inverted. | | | | [2] | 1 : Enable DFF. | | | VARI_ENC | [1:0] | Delay adjustment of addition of luminance and color modulation. | | | | | (Delay of color signal) | | | | | 00 : 0 clock delay to 11 : 3 clocks delay (delayed from "00" to "11" every 1 | | | | | clock .) 1 clock : Original clock | | 94h | ANA_VARI | [6 : 4] | Delay adjustment of addition of luminance and color modulation. | | | | | (Delay of luminance signal) | | | | | 101 : -3 clocks delay to 011 : 3 clocks delay (delayed from "101" to "011" | | | | | every 1 clock .) | | | | | 1 clock : Pixel CK (complement of 2) | | | VARI_Y | [3:0] | Timing adjustment of luminance processing. | | | | | 1001 : -7 clocks delay to 0111 : 7 clocks delay (delayed from "1001" to | | | | | "0111" every 1 clock.) 1 clock : Pixel CK (complement of 2) | | 95h | BUNSYU8_SEL | [7] | Output 1/8 of original clock from DCK1. | | | TEST | [6] | Test mode. Set 0 in normal operation. | | | | | (The LR38603 does not read EEPROM and registers are set by serial data.) | | | STDBY | [5] | Make D/A converter standby. | | | CHG_CKIL | [4] | Swap R and B of color killer. | | | CHG_WB | [3] | Swap R and B of white balance. | | | CHG_MTX | [2] | Swap R and B of matrix input. | | | CHG_CCD4 | [1] | Swap U and V of digital output. | | | HG_YL_SEL | [0] | Swap YL line selection for each R and B. | | 96h | REF_AW | [7:0] | Factor for white detect correction | | 97h | REF_BW | [7:0] | Factor for white detect correction | | 98h | REF_CW | [7:0] | Factor for white detect correction | | 99h | REF_DW | [7:0] | Factor for white detect correction | | 9Ah | REF_AB | [7:0] | Factor for black detect correction | | 9Bh | REF_BB | [7:0] | Factor for black detect correction | | 9Ch | REF_CB | [7:0] | Factor for black detect correction | | ADDRESS | NAME | BIT | CONTENTS | |---------|-----------|-------|--------------------------------------------------------------| | 9Dh | REF_DB | [7:0] | Factor for black detect correction | | 9Eh | AWNC_SEL | [5:0] | ON/OFF control signal for each condition. | | 9Fh | APT_O_LIM | [7:0] | Limiter of aperture output. | | A0h | WN00H | [7:0] | Lower bits of horizontal coordinate 1 of white defect. | | A1h | WN00V | [7:0] | Lower bits of vertical coordinate 1 of white defect. | | A2h | WN00HV | [3:0] | [3:2] Upper bits of vertical coordinate 1 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 1 of white defect. | | A3h | WN01H | [7:0] | Lower bits of horizontal coordinate 2 of white defect. | | A4h | WN01V | [7:0] | Lower bits of vertical coordinate 2 of white defect. | | A5h | WN01HV | [3:0] | [3:2] Upper bits of vertical coordinate 2 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 2 of white defect. | | A6h | WN02H | [7:0] | Lower bits of horizontal coordinate 3 of white defect. | | A7h | WN02V | [7:0] | Lower bits of vertical coordinate 3 of white defect. | | A8h | WN02HV | [3:0] | [3:2] Upper bits of vertical coordinate 3 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 3 of white defect. | | A9h | WN03H | [7:0] | Lower bits of horizontal coordinate 4 of white defect. | | AAh | WN03V | [7:0] | Lower bits of vertical coordinate 4 of white defect. | | ABh | WN03HV | [3:0] | [3:2] Upper bits of vertical coordinate 4 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 4 of white defect. | | ACh | WN04H | [7:0] | Lower bits of horizontal coordinate 5 of white defect. | | ADh | WN04V | [7:0] | Lower bits of vertical coordinate 5 of white defect. | | AEh | WN04HV | [3:0] | [3:2] Upper bits of vertical coordinate 5 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 5 of white defect. | | AFh | WN05H | [7:0] | Lower bits of horizontal coordinate 6 of white defect. | | B0h | WN05V | [7:0] | Lower bits of vertical coordinate 6 of white defect. | | B1h | WN05HV | [3:0] | [3:2] Upper bits of vertical coordinate 6 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 6 of white defect. | | B2h | WN06H | [7:0] | Lower bits of horizontal coordinate 7 of white defect. | | B3h | WN06V | [7:0] | Lower bits of vertical coordinate 7 of white defect. | | B4h | WN06HV | [3:0] | [3:2] Upper bits of vertical coordinate 7 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 7 of white defect. | | B5h | WN07H | [7:0] | Lower bits of horizontal coordinate 8 of white defect. | | B6h | WN07V | [7:0] | Lower bits of vertical coordinate 8 of white defect. | | B7h | WN07HV | [3:0] | [3:2] Upper bits of vertical coordinate 8 of white defect. | | | | | [1:0] Upper bits of horizontal coordinate 8 of white defect. | | C0h | TST_SEL31 | [7:0] | Test address (Set 00h) | | C1h | TST_SEL32 | [7:0] | Test address (Set 00h) | | C2h | TST_SEL33 | [0] | Test address (Set 00h) | | C3h | TST_SEL1A | [7:0] | Test address (Set 00h) | | C4h | TST_SEL1B | [7:0] | Test address (Set 00h) | | C5h | TST_SEL1C | [7:0] | Test address (Set 00h) | | ADDRESS | NAME | BIT | CONTENTS | |---------|---------------|-------|------------------------| | C6h | TST_SEL1D | [1:0] | Test address (Set 00h) | | C7h | TST_SEL1V1 | [7:0] | Test address (Set 00h) | | C8h | TST_SEL1V2 | [7:0] | Test address (Set 00h) | | C9h | TST_SEL1V3 | [7:0] | Test address (Set 00h) | | CAh | TST_SEL1V4 | [7:0] | Test address (Set 00h) | | CBh | TST_C2_OB3 | [6:0] | Test address (Set 00h) | | CCh | TST_C2_OB4 | [6:0] | Test address (Set 00h) | | CDh | TST_C2_DL1 | [7:0] | Test address (Set 00h) | | CEh | TST_C2_DL2 | [7:0] | Test address (Set 00h) | | CFh | TST_C2_YL | [5:0] | Test address (Set 00h) | | D0h | TST_C2_GAMMA1 | [7:0] | Test address (Set 00h) | | D1h | TST_SSG_SEL | [2] | Test address (Set 00h) | | | TST_C2_GAMMA2 | [1:0] | Test address (Set 00h) | | D2h | TST_C6_00 | [7:0] | Test address (Set 00h) | | D3h | TST_C6_01 | [7:0] | Test address (Set 00h) | | D4h | TST_C6_02 | [6:0] | Test address (Set 00h) | | D5h | TST_C4_IO0 | [7:0] | Test address (Set 00h) | | D6h | TST_C4_IO1 | [4:0] | Test address (Set 00h) | | D7h | TST_C4_IO2 | [7:0] | Test address (Set 00h) | | D8h | TST_C4_S0 | [7:0] | Test address (Set 00h) | | D9h | TST_C4_S1 | [7:0] | Test address (Set 00h) | | DAh | TST_C4_S2 | [0] | Test address (Set 00h) | | DBh | TST_C5_T0 | [7:0] | Test address (Set 00h) | | DCh | TST_C5_T1 | [7:0] | Test address (Set 00h) | | DDh | TST_C5_T2 | [5:0] | Test address (Set 00h) | | DEh | TST_SEL71 | [7:0] | Test address (Set 00h) | | DFh | TST_SEL72 | [1:0] | Test address (Set 00h) | | E0h | TEST_C8_00 | [7:0] | Test address (Set 00h) | | E1h | TEST_C8_01 | [7:0] | Test address (Set 00h) | | E2h | TEST_C8_02 | [7:0] | Test address (Set 00h) | | E3h | TEST_C8_03 | [7:0] | Test address (Set 00h) | | E4h | TEST_C8_04 | [7:0] | Test address (Set 00h) | | E5h | TEST_C8_05 | [7:0] | Test address (Set 00h) | | E6h | TEST_C8_06 | [7:0] | Test address (Set 00h) | | E7h | TEST_C8_07 | [7:0] | Test address (Set 00h) | | E8h | TEST_C8_08 | [7:0] | Test address (Set 00h) | | E9h | TEST_C8_09 | [6:0] | Test address (Set 00h) | | F0h | TST_REG1 | [7:0] | Test address (Set 00h) | | F1h | TST_REG2 | [7:0] | Test address (Set 00h) | | F2h | TST_REG3 | [7:0] | Test address (Set 00h) | | F3h | TST_REG4 | [7:0] | Test address (Set 00h) | | ADDRESS | NAME | BIT | CONTENTS | |---------|-------------|-------|------------------------| | F4h | TST_REG5 | [7:0] | Test address (Set 00h) | | F5h | TST_REG6 | [7:0] | Test address (Set 00h) | | F6h | TST_REG7 | [5:0] | Test address (Set 00h) | | F7h | TST_REG8 | [7:0] | Test address (Set 00h) | | F8h | TST_REG9 | [7:0] | Test address (Set 00h) | | F9h | TST_REGA | [7:0] | Test address (Set 00h) | | FAh | TST_REGB | [7:0] | Test address (Set 00h) | | FBh | TST_SEL_REG | [5:0] | Test address (Set 00h) | | FCh | WT_DAT30 | [7:0] | Test address (Set 00h) | | FDh | WT_DAT31 | [6:0] | Test address (Set 00h) | | FEh | TST_C5_WT3 | [5:0] | Test address (Set 00h) | ### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | RATING | UNIT | |---------------------|--------|-------------------------------|------| | Supply voltage | VDD | -0.3 to +4.3 | V | | Input voltage | Vı | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | Vo | -0.3 to VDD + 0.3 | V | | Storage temperature | Tstg | -55 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | |----------------|--------|------|------|------|------| | Input voltage | VDD | 3.0 | 3.3 | 3.6 | V | | Output voltage | Topr | -20 | +25 | +70 | °C | | Input clock | Fck | | 28.6 | | MHz | ### **ELECTRICAL CHARACTERISTICS 1** $(VDD = 3.3 V \pm 10\%, TA = -20 to +70^{\circ}C)$ | ELECTRICAL CHARACT | $(VDD = 3.3 V \pm 10\%, TA = -20 10 + 70 C)$ | | | | | | | | |-----------------------|----------------------------------------------|--------------|--------|------|--------|------|------|--| | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNIT | NOTE | | | Input "High" voltage | VIH | | 0.8VDD | | | V | 1 | | | Input "Low" voltage | VIL | | | | 0.2VDD | V | ' | | | Input "High" voltage | VIH | | 0.8VDD | | | V | | | | Input "Low" voltage | VIL | | | | 0.2VDD | V | 2 | | | Hysteresis voltage | VHIS | | 0.2 | | | V | | | | Input "High" current | lih1 | VIN = VDD | | | 1.0 | μΑ | 3 | | | Input "Low" current | lIL1 | VIN = 0 V | | | 1.0 | μΑ | 3 | | | Input "High" current | IIH2 | VIN = VDD | | | 2.0 | μΑ | 4 | | | Input "Low" current | lIL2 | VIN = 0 V | 10 | 33 | 70 | μΑ | 7 4 | | | Input "High" current | Іінз | VIN = VDD | | | 2.0 | μΑ | 5 | | | Input "Low" current | IIL3 | VIN = 0 V | 40 | 100 | 300 | μΑ | 5 | | | Input "High" current | IIH4 | VIN = VDD | 10 | 33 | 70 | μΑ | 6 | | | Input "Low" current | IIL4 | VIN = 0 V | | | 2.0 | μΑ | 0 | | | Output "High" voltage | Vo <sub>H1</sub> | IOH = +4 mA | 0.8VDD | | | V | 7 | | | Output "Low" voltage | V <sub>OL1</sub> | IOL = -4 mA | | | 0.2VDD | V | ' | | | Output "High" voltage | Vонз | Iон = +12 mA | 0.8VDD | | | V | 8 | | | Output "Low" voltage | V <sub>OL3</sub> | IOL = -12 mA | | | 0.2VDD | ٧ | 0 | | | Output "High" voltage | Voн4 | IOH = +2 mA | 0.8VDD | | | V | 9 | | | Output "Low" voltage | Vol4 | IOL = -3 mA | | | 0.2VDD | V | 9 | | #### **NOTES:** - Applied to inputs/outputs (IO4MU, IO4MD) and inputs (IC, ICU, ICD, OSCI). - 2. Applied to input (ICSU), input/output (IO4MSU). - 3. Applied to input (IC, OSCI). - 4. Applied to inputs (ICU, ICSU), input/output (IO4MSU). - 5. Applied to input/output (IO4MU). - 6. Applied to input (ICD), input/output (IO4MD). - Applied to inputs/outputs (IO4MU, IO4MD), output (OBF4M). - 8. Applied to output (OBF12M). - 9. Applied to output (OSCO). ## **ELECTRICAL CHARACTERISTICS 2** $(VDD = 3.3\pm10\%, TA = -20 \text{ to } +70^{\circ}C)$ | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNIT | NOTE | |---------------------------------|--------|------------------------------|------|------|------|------|------| | Resolution | RES | | | 9 | | Bit | | | Error of linearity | EL | VREF = 1.0 V | | | ±5.0 | LSB | | | Error of differential linearity | ED | RREF = $4.8 \text{ k}\Omega$ | | | ±1.0 | LSB | 1 | | Full scaled current | IFS | Rout = 75 $\Omega$ | | 13 | | mA | | | Output impedance | Rout | | | 75 | | Ω | | | Reference voltage | VREF | | | 1.0 | | V | 2 | | Reference resistance | RREF | | | 4.8 | | kΩ | 3 | ### NOTES: - 1. Applied to pin (VIDEO). - 2. Applied to pin (VREF). - 3. Applied to pin (IREF). # AUTOMATIC CAMERA FUNCTION CONTROL ## **Automatic Electronic Exposure Control** Electronic shutter speed is controlled so that the exposure control data approach the data of REF\_IRIS1 (address 06h). Under BLC mode, the data of REF\_IRIS2 (address 09h) are available instead of REF\_IRIS1. If the exposure control data are less than the data of CTLD\_AGC (address 07h), an electronic shutter speed is held. And then PGA gain is controlled so that the exposure control data will be less than the data of CTLD 0 (Address 08h). If the exposure control data are greater than the data of CTLD\_AGC (address 07h), exposure control starts again. ## **Electronic Shutter Speed Setting** Electronic shutter speeds below can be selected by either hardware or coefficient data. | FEMDO | EEMD: | EEMD: | EEMD: | ELECTRONIC SHUTTER SPEED | | | |-------|-------|-------|-------|--------------------------------|--------------------------------|--| | EEMDS | EEMD1 | EEMD2 | EEMD3 | NTSC | PAL | | | 0 | 0 | 0 | 0 | 1/60 s | 1/50 s | | | 0 | 0 | 0 | 1 | 1/100 s | 1/120 s | | | 0 | 0 | 1 | 0 | 1/250 s | 1/250 s | | | 0 | 0 | 1 | 1 | 1/500 s | 1/500 s | | | 0 | 1 | 0 | 0 | 1/1 000 s | 1/1 000 s | | | 0 | 1 | 0 | 1 | 1/2 000 s | 1/2 000 s | | | 0 | 1 | 1 | 0 | 1/5 000 s | 1/5 000 s | | | 0 | 1 | 1 | 1 | 1/10 000 s | 1/10 000 s | | | 1 | 0 | 0 | 0 | 1/20 000 s | 1/20 000 s | | | 1 | 0 | 0 | 1 | 1/50 000 s | 1/50 000 s | | | 1 | 0 | 1 | 0 | 1/100 000 s | 1/100 000 s | | | 1 | 0 | 1 | 1 | 1/30 s | 1/25 s | | | 1 | 1 | 0 | 0 | 1/15 s | 1/12.5 s | | | 1 | 1 | 0 | 1 | 1/7.5 s | 1/6.25 s | | | 4 | 4 | 4 | _ | AUTO | AUTO | | | 1 | 1 | 1 | 0 | 1/60 s to MAX_SH (address 05h) | 1/50 s to MAX_SH (address 05h) | | | 4 | 4 | 4 | 4 | AUTO | AUTO | | | 1 | 1 | 1 | 1 | 1/60 s to 1/100 000 s | 1/50 s to 1/100 000 s | | A slower shutter speed of less than 1/60 s (1/50 s of PAL) can make images whose interval is every two fields, every four fields, etc. VD pulse is also converted to the same frequency as the output image rate. Electronic exposure control data come from the following equation using averaged luminance levels of 64 areas in one image, made by DSP. Electronic exposure control data = [{Weighted data 1 ① x (64 - CW\_E (address 13h)) + Weighted data 2 2 x CW\_E}/64 x (256 - P HEE (address 17h) - P LEE (address 18h)) + Top level ③ x P\_HEE + Bottom level ④ x P LEE1/256 | Y11 | Y12 | <b>Y</b> 13 | Y14 | Y15 | Y16 | Y17 | Y18 | |-----|-------------|-------------|-----|-------------|-------------|-------------|-------------| | Y21 | Y22 | Y23 | Y24 | Y25 | Y26 | Y27 | Y28 | | Y31 | Y32 | Y33 | Y34 | Y35 | Y36 | <b>Y</b> 37 | Y38 | | Y41 | Y42 | Y43 | Y44 | Y45 | Y46 | Y47 | Y48 | | Y51 | Y52 | Y53 | Y54 | Y55 | Y56 | Y57 | Y58 | | Y61 | Y62 | Y63 | Y64 | Y65 | Y66 | Y67 | Y68 | | Y71 | <b>Y</b> 72 | <b>Y</b> 73 | Y74 | <b>Y</b> 75 | <b>Y</b> 76 | Y77 | <b>Y</b> 78 | | Y81 | Y82 | Y83 | Y84 | Y85 | Y86 | Y87 | Y88 | ### ① Weighted data 1 This comes from the following equation weighting in horizontal. Weighting factors are the data from UW\_E1 (address 0Bh) to UW\_E8 (address 12h). #### Weighted data 1 = {(Y11 + Y12 + ··· + Y18)/8 x UW\_E1 (address 0Bh) + (Y21 + Y22 + ··· + Y28)/8 x UW\_E2 (address 0Ch) + (Y<sub>81</sub> + Y<sub>82</sub> + ··· + Y<sub>88</sub>)/8 x UW\_E8 (address 12h)}/256 The sum from UW E1 to UW E8 shall be 256. #### 2 Weighted data 2 Weighting area can be set by the data of CWP\_E (address 14h), CWA\_E (address 15h). Weighting position can be set by the data of CWP\_E. Weighting area size can be set by the data of CWA E. Weighted data come from averaged data in chosen area. - 3 Top level: The highest luminance data in one image by averaging either 4 pixels or 8 pixels in horizontal. - 4 Bottom level : The lowest luminance data in one image by averaging either 4 pixels or 8 pixels in horizontal. #### **Auto White Balance Control** If white balance control data are less than the data of AWB\_IW\_S and AWB\_QW\_S (address 40h), then AWB stops. If white balance control data are less than the data of AWB\_IW\_L (address 3Eh) and AWB\_QW\_L (address 3Fh) AWB is made active so that white balance control data are less than the data of AWB\_IW\_S and AWB\_QW\_S. When the data are greater than AWB\_IW\_L and AWB\_QW\_L, AWB will be active again. White balance data come from the following equation using averaged I and Q data of 16 areas in one image. | l <sub>11</sub> | l <sub>12</sub> | l13 | l14 | |-----------------|-----------------|-----|-------------| | l21 | <b>l</b> 22 | l23 | <b>l</b> 24 | | l31 | l32 | l33 | <b>l</b> 34 | | l41 | <b>l</b> 42 | l43 | <b>l</b> 44 | | Q11 | Q12 | <b>Q</b> 13 | Q14 | |-----|-------------|-------------|-------------| | Q21 | <b>Q</b> 22 | <b>Q</b> 23 | <b>Q</b> 24 | | Q31 | Q32 | <b>Q</b> 33 | <b>Q</b> 34 | | Q41 | Q42 | Q43 | Q44 | White balance data = {Weighted data 3 ① x (64 - CW\_IQ (address 33h)) + weighted data 4 2 x CW\_IQ}/64 SHARP LR38603 #### 1) Weighted data 3 I (or Q) data come from the following equation. #### Weighted data 3 = ${(|11 + |12 + |13 + |14)/4 + (|21 + |22 + |23 + |24)/4 + (|31 + |32 + |33 + |34)/4 + (|41 + |42 + |43 + |44)/4}/4}$ #### Weighted data 4 Weighting area can be chosen by CWPA\_IQ (address 34h). Weighted data come from averaged data in chosen area. #### (3) White balance area setting The sum of I and Q can be regulated by the luminance level and the color level. Setting available luminance level range: #### High level: AWB\_HCL (address 2Eh) + [{K\_CL (address 31h) x H peak level + (256 - K\_CL) x Exposure control data}/256 - REF\_WBPK (address 30h)] x K\_WBCL (address 32h) #### Low level: AWB\_LCL (address 2Fh) + [{K\_CL (address 31h) x H peak level + (256 - K\_CL) x Exposure control data}/256 - REF\_WBPK (address 30h)] x K WBCL (address 32h) #### Setting target zone: AWB\_IP\_L (address 36h), AWB\_IM\_L (address 37h) AWB\_QP\_L (address 38h), AWB\_QM\_L (address 39h) If white balance data are less than the data of AWB\_IW\_S and AWB\_QW\_S (address 40h) the target zone of auto white balance changes to the zone by the data below. #### Setting target zone: AWB\_IP\_S (address 3Ah), AWB\_IM\_S (address 3Bh) AWB\_QP\_S (address 3Ch), AWB\_QM\_S (address 3Dh) # Auto Color Matrix and Level Compensation Color matrix compensation can be done by $$R - Y = R - Y \pm (Data1 \times B - Y)$$ $$B - Y = B - Y \pm (Data2 \times R - Y)$$ Color level compensation can be done by $$R - Y = R - Y \times Data3$$ $$B - Y = B - Y \times Data4$$ The above data come from the following equation along the variation of color temperature. MODE1 : Present WBR factor < WBR1 MODE2 : WBR1 ≤ present WBR factor < WBR2 MODE3 : WBR2 ≤ present WBR factor < WBR3 MODE4 : WBR3 ≤ present WBR factor MODE1 and MODE\_MAT (address 25h) = 0 Data1 = REF MAT R1M (address 5Ch) Data2 = REF MAT B1M (address 5Dh) Data3 = REF GA R1M (address 48h) Data4 = REF GA B1M (address 49h) #### MODE1 and MODE MAT = 1 Data1 = REF\_MAT\_R1M (address 5Ch) : B - Y < 0 REF MAT\_R1P (address 5Eh) : B - Y $\geq$ 0 Data2 = REF\_MAT\_B1M (address 5Dh) : R - Y < 0REF MAT B1P (address 5Fh) : $R - Y \ge 0$ Data3 = REF\_GA\_R1M (address 48h) : R - Y < 0 REF\_GA\_R1P (address 4Ah) : $R - Y \ge 0$ Data4 = REF\_GA\_B1M (address 49h) : B - Y < 0 REF\_GA\_B1P (address 4Bh) : $B - Y \ge 0$ - MODE2 and $MODE\_MAT = 0$ - Data1 = REF\_MAT\_R1M + K\_MAT\_R1M (address 68h) x (WBR WBR1)/32 - Data2 = REF\_MAT\_B1M + K\_MAT\_B1M (address 69h) x (WBR WBR1)/32 - Data3 = REF\_GA\_R1M + K\_GA\_R1M (address 54h) x (WBR WBR1)/32 - Data4 = REF\_GA\_B1M + K\_GA\_B1M (address 55h) x (WBR WBR1)/32 - MODE2 and MODE MAT = 1 - Data1 = REF\_MAT\_R1M + K\_MAT\_R1M (address 68h) x (WBR WBR1)/32 : B Y < 0 REF\_MAT\_R1P + K\_MAT\_R1P (address 6Ah) x (WBR WBR1)/32 : B Y $\geq$ 0 - Data2 = REF\_MAT\_B1M + K\_MAT\_B1M (address 69h) x (WBR WBR1)/32 : R Y < 0 REF\_MAT\_B1P + K\_MAT\_B1P (address 6Bh) x (WBR WBR1)/32 : R Y $\geq$ 0 - Data3 = REF\_GA\_R1M + K\_GA\_R1M (address 54h) x (WBR WBR1)/32 : R Y < 0 REF\_GA\_R1P + K\_GA\_R1P (address 56h) x (WBR WBR1)/32 : R Y $\geq$ 0 - Data4 = REF\_GA\_B1M + K\_GA\_B1M (address 55h) x (WBR WBR1)/32 : B Y < 0 REF\_GA\_B1P + K\_GA\_B1P (address 57h) x (WBR WBR1)/32 : B Y $\geq$ 0 - MODE3 and MODE MAT = 0 - Data1 = REF\_MAT\_R2M (address 60h) + K\_MAT\_R2M (address 6Ch) x (WBR WBR1)/32 - Data2 = REF\_MAT\_B2M (address 61h) + K\_MAT\_B2M (address 6Dh) x (WBR WBR1)/32 - Data3 = REF\_GA\_R2M (address 4Ch) + K\_GA\_R2M (address 58h) x (WBR WBR1)/32 - Data4 = REF\_GA\_B2M (address 4Dh) + K\_GA\_B2M (address 59h) x (WBR WBR1)/32 - MODE3 and MODE MAT = 1 - Data1 = REF\_MAT\_R2M (address 60h) + $K_MAT_R2M$ (address 6Ch) x (WBR WBR1)/32 : B Y < 0 REF\_MAT\_R2P (address 62h) + $K_MAT_R2P$ (address 6Eh) x (WBR WBR1)/32 : B Y $\geq$ 0 - Data2 = REF\_MAT\_B2M (address 61h) + $K_MAT_B2M$ (address 6Dh) x (WBR WBR1)/32 : R Y < 0 REF\_MAT\_B2P (address 63h) + $K_MAT_B2P$ (address 6Fh) x (WBR WBR1)/32 : R Y $\geq$ 0 - Data3 = REF\_GA\_R2M (address 4Ch) + $K_GA_R2M$ (address 58h) x (WBR WBR1)/32 : R Y < 0 REF\_GA\_R2P (address 4Eh) + $K_GA_R2P$ (address 5Ah) x (WBR WBR1)/32 : R Y $\geq$ 0 - Data4 = REF\_GA\_B2M (address 4Dh) + $K_GA_B2M$ (address 59h) x (WBR WBR1)/32 : B Y < 0 REF\_GA\_B2P (address 4Fh) + $K_GA_B2P$ (address 5Bh) x (WBR WBR1)/32 : B Y $\geq$ 0 - MODE4 and MODE MAT = 0 - Data1 = REF\_MAT\_R3M (address 64h) - Data2 = REF\_MAT\_B3M (address 65h) - Data3 = REF GA R3M (address 50h) - Data4 = REF GA B3M (address 51h) - MODE4 and MODE MAT = 1 - Data1 = REF\_MAT\_R3M (address 64h) : B Y < 0 REF MAT\_R3P (address 66h) : B Y $\geq$ 0 - Data2 = REF\_MAT\_B3M (address 65h) : R Y < 0REF\_MAT\_B3P (address 67h) : $R - Y \ge 0$ - Data3 = REF\_GA\_R3M (address 50h) : R Y < 0REF\_GA\_R3P (address 52h) : $R - Y \ge 0$ - Data4 = REF\_GA\_B3M (address 51h) : B Y < 0REF\_GA\_B3P (address 53h) : $B - Y \ge 0$ # **Color Level Suppression Under Lower Illumination** Working PGA gain can control both R - Y level and B - Y level by the following equation. ``` R - Y (B - Y) level = {32 - (working PGA gain - COL_S (address 71h)) x COL_H (address 72h)}/32 ``` When (working PGA gain - COL\_S (address 71h)) $\leq 0$ , ( ) = 0. # Aperture Level Suppression Under Lower Illumination Working PGA gain can control both the horizontal aperture level and the vertical aperture level by the following equation. Horizontal aperture level = APT\_HGA (address 7Ch) x {32 - (working PGA gain - APT\_S (address 80h)) x APT\_H (address 81h)}/32 Vertical aperture level = APT\_VGA (address 7Eh) x {32 - (working PGA gain - APT\_S (address 80h)) x APT\_H (address 81h)}/32 When (working PGA gain - APT\_S (address 80h)) $\leq 0$ , ( ) = 0. # **Gamma Characteristic Option** • Luminance signal gamma option Y\_GAM (address 7Bh) can choose one output of below 8 responses. - Color signal gamma option C\_GAM (address 24h) can choose one output from 8 responses below. - 256 224 192 **Output Level** 160 128 -000 96 -001 -010 -011 64 **ж**- -100 -101 +- -110 - -- -111 128 192 256 320 384 512 576 640 704 768 832 960 1 024 Input Level ## **PACKAGE OUTLINES**