# INTEGRATED CIRCUITS



Product specification

1998 Sep 29



Philips Semiconductors

1998 Sep 29

# CK97 (66/100MHz) System Clock Generator

#### **FEATURES**

- Mixed 2.5V and 3.3V operation
- Four CPU clocks at 2.5V
- Eight synchronous PCI clocks at 3.3V, one free-running
- Two 2.5V IOAPIC clocks @ 14.318 MHz
- Two 3.3V 48MHz USB clock outputs
- Three 3.3V reference clocks @ 14.318 MHz
- Reference 14.31818 MHz Xtal oscillator input
- 100 MHz or 66 MHz operation
- Part provides frequencies for Pentium Pro and Pentium II™ motherboards
- Power management control input pins
- 175 ps CPU clock jitter
- 175 ps skew on outputs
- 1.5 4 ns CPU–PCI delay
- Power down if PWRDWN is held LOW
- Available in 48-pin SSOP package
- See PCK2000M for 28-pin mobile version

#### DESCRIPTION

The PCK2000 is a clock synthesizer/driver chip for a Pentium Pro or other similar processors.

The PCK2000 has four CPU clock outputs at 2.5V. There are eight PCI clock outputs running at 33MHz. One of the PCI clock outputs is free-running. Additionally, the part has two 3.3V USB clock outputs at 48MHz, two 2.5V IOAPIC clock outputs at 14.318MHz, and three 3.3V reference clock outputs at 14.318MHz. All clock outputs meet Intel's drive strength, rise/fall time, jitter, accuracy, and skew requirements.

The part possesses dedicated powerdown, CPUSTOP, and PCISTOP input pins for power management control. These inputs are synchronized on-chip and ensure glitch-free output transitions. When the CPUSTOP input is asserted, the CPU clock outputs are driven LOW. When the PCISTOP input is asserted, the PCI clock outputs are driven LOW, except for free running PCICLK\_F clock output.

Finally, when the PWRDWN input pin is asserted, the internal reference oscillator and PLLs are shut down, and all outputs are driven LOW.

The PCK2000 is available in a 48-pin SSOP package.

#### **ORDERING INFORMATION**

| PACKAGES            | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DRAWING NUMBER |
|---------------------|-------------------|-----------------------|---------------|----------------|
| 48-Pin Plastic SSOP | 0°C to +70°C      | PCK2000 DL            | PCK2000 DL    | SOT370-1       |

Intel and Pentium are registered trademarks of Intel Corporation.



## PCK2000

#### **PIN DESCRIPTION**

| PIN NUMBER                | SYMBOL                    | FUNCTION                                                        |
|---------------------------|---------------------------|-----------------------------------------------------------------|
| 1, 2, 47                  | REF [0–2]                 | 14.318 MHz clock outputs                                        |
| 3                         | V <sub>SSREF</sub>        | GROUND for REF outputs                                          |
| 48                        | V <sub>DDREF</sub>        | POWER for REF outputs                                           |
| 4                         | XTAL_IN                   | 14.318 MHz crystal input                                        |
| 5                         | XTAL_OUT                  | 14.318 MHz crystal output                                       |
| 6, 12, 18                 | V <sub>SSPCI</sub> [0–2]  | GROUND for PCI outputs                                          |
| 7                         | PCICLK_F                  | Free-running PCI output                                         |
| 9, 15                     | V <sub>DDPCI</sub> [0–1]  | POWER for PCI outputs                                           |
| 8, 10, 11, 13, 14, 16, 17 | PCICLK [1–7]              | PCI clock outputs.                                              |
| 19, 33                    | V <sub>DDCORE</sub> [0–1] | Isolated POWER for core                                         |
| 20, 32                    | V <sub>SSCORE</sub> [0-1] | Isolated GROUND for core                                        |
| 21                        | V <sub>DD</sub> 48MHz     | POWER for 48MHz outputs                                         |
| 24                        | V <sub>SS</sub> 48MHz     | GROUND for 48MHz outputs                                        |
| 22, 23                    | 48MHz [0–1]               | 48MHz outputs                                                   |
| 26, 27                    | SEL0,1                    | Logic select pins.                                              |
| 25                        | SEL100/66                 | Select pin for enabling 66 MHz or 100MHz. L = 66 MHz H = 100MHz |
| 29                        | PWRDWN                    | Control pin to put device in powerdown state, active low        |
| 30                        | CPUSTOP                   | Control pin to disable CPU clocks, active low                   |
| 31                        | PCISTOP                   | Control pin to disable PCI clocks, active low                   |
| 37, 41                    | V <sub>DDCPU</sub> [0–1]  | POWER for CPU outputs                                           |
| 34, 38                    | V <sub>SSCPU</sub> [0–1]  | GROUND for CPU outputs                                          |
| 35, 36, 39, 40            | CPUCLK [0-3]              | CPU clock outputs @2.5V                                         |
| 43                        | V <sub>SSAPIC</sub>       | GROUND for IOAPIC outputs                                       |
| 46                        | V <sub>DDAPIC</sub>       | POWER for IOAPIC outputs                                        |
| 44, 45                    | IOAPIC [0-1]              | IOAPIC output @ 2.5V                                            |
| 28, 42                    | RESERVED                  | Reserved for future use                                         |

NOTES:

 V<sub>DD</sub> and V<sub>SS</sub> names in the above tables reflects a likely internal POWER and GROUND partition to reduce the effects of internal noise on the performance of the device. In reality, the platform will be configured with the V<sub>DDAPIC</sub> and V<sub>DDCPU</sub> pins tied to a 2.5V supply, all remaining V<sub>DD</sub> pins tied to a common 3.3V supply and all V<sub>SS</sub> pins being common.

PCK2000

# CK97 (66/100MHz) System Clock Generator

### **BLOCK DIAGRAM**



### **SELECT FUNCTIONS**

| SEL100/66 | SEL1 | SEL0 | FUNCTION      | NOTES |
|-----------|------|------|---------------|-------|
| 0         | 0    | 0    | TRI-State     | 1     |
| 0         | 0    | 1    | Reserved      |       |
| 0         | 1    | 0    | Reserved      |       |
| 0         | 1    | 1    | Active 66MHz  |       |
| 1         | 0    | 0    | Test mode     | 1     |
| 1         | 0    | 1    | Reserved      |       |
| 1         | 1    | 0    | Reserved      |       |
| 1         | 1    | 1    | Active 100MHz |       |

NOTE:

1. Internal decode logic for all three select inputs implemented.

| FUNCTION    |        | OUTPUTS    |        |      |        |       |  |  |
|-------------|--------|------------|--------|------|--------|-------|--|--|
| DESCRIPTION | CPU    | PCI, PCI_F | 48MHz  | REF  | IOAPIC | NOTES |  |  |
| 3-STATE     | HI-Z   | HI-Z       | HI-Z   | HI-Z | HI-Z   |       |  |  |
| TEST MODE   | TCLK/2 | TCLK/6     | TCLK/2 | TCLK | TCLK   |       |  |  |

#### NOTE:

1. TCLK is a test clock driven in on the XTAL\_IN input in Test Mode.

## PCK2000

### **FUNCTION TABLE**

| SEL 100/66 | CPU/PCI RATIO | CPUCLK (0–3)<br>(MHz) | CPICLK (1–7)<br>PCICLK_F<br>(MHz) | REF (0–2)<br>IOAPIC (0–1)<br>(MHz) | 48MHz (0–1) |
|------------|---------------|-----------------------|-----------------------------------|------------------------------------|-------------|
| 0          | 2             | 66.66                 | 33.33                             | 14.318                             | 48          |
| 1          | 3             | 100                   | 33.33                             | 14.318                             | 48          |

### **CLOCK ENABLE CONFIGURATION**

| CPUSTOP | PCISTOP | PWRDWN | CPUCLK    | PCICLK | PCICLK_F | OTHER<br>CLOCKS | PLLs    | OSCILLATOR |
|---------|---------|--------|-----------|--------|----------|-----------------|---------|------------|
| Х       | Х       | 0      | LOW       | LOW    | LOW      | Stopped         | OFF     | OFF        |
| 0       | 0       | 1      | LOW       | LOW    | 33MHz    | Running         | Running | Running    |
| 0       | 1       | 1      | LOW       | 33MHz  | 33MHz    | Running         | Running | Running    |
| 1       | 0       | 1      | 100/66MHz | LOW    | 33MHz    | Running         | Running | Running    |
| 1       | 1       | 1      | 100/66MHz | 33MHz  | 33MHz    | Running         | Running | Running    |

### POWER MANAGEMENT REQUIREMENTS

|         |                      | LATENCY                                       |
|---------|----------------------|-----------------------------------------------|
| SIGNAL  | SIGNAL STATE         | NO. OF RISING EDGES OF FREE RUNNING<br>PCICLK |
| CPUSTOP | 0 (DISABLED)         | 1                                             |
|         | 1 (ENABLED)          | 1                                             |
| PCISTOP | 0 (DISABLED)         | 1                                             |
|         | 1 (ENABLED)          | 1                                             |
| PWRDWN  | 1 (NORMAL OPERATION) | 3ms                                           |
|         | 0 (POWER DOWN)       | 2 MAX                                         |

NOTES:

1. Clock ON/OFF latency is defined as the number of rising edges of free running PCICLKs between the clock disable goes HIGH/LOW to the first valid clock that comes out of the device.

2. Power up latency is when PWRDWN goes inactive (HIGH) to when the first valid clocks are driven from the device.

### PCK2000

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

In accordance with the Absolute Maximum Rating System (IEC 134) Voltages are referenced to  $V_{SS}$  ( $V_{SS} = 0V$ )

| SYMBOL            | PARAMETER                                                     | CONDITION                                                                         | L    | LIMITS                |    |  |
|-------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------|------|-----------------------|----|--|
| STMBOL            | FARAMETER                                                     | MIN MAX                                                                           |      | MAX                   |    |  |
| V <sub>DD3</sub>  | DC 3.3V core supply voltage                                   |                                                                                   | -0.5 | +4.6                  | V  |  |
| V <sub>DDQ3</sub> | DC 3.3V I/O supply voltage                                    |                                                                                   | -0.5 | +4.6                  | V  |  |
| V <sub>DDQ2</sub> | DC 2.5V I/O supply voltage                                    |                                                                                   | -0.5 | +3.6                  | V  |  |
| I <sub>IK</sub>   | DC input diode current                                        | V <sub>1</sub> < 0                                                                |      | -50                   | mA |  |
| VI                | DC input voltage                                              | Note 2                                                                            | -0.5 | 5.5                   | V  |  |
| I <sub>OK</sub>   | DC output diode current                                       | $V_{\rm O}$ > $V_{\rm CC}$ or $V_{\rm O}$ < 0                                     |      | ±50                   | mA |  |
| Vo                | DC output voltage                                             | Note 2                                                                            | -0.5 | V <sub>CC</sub> + 0.5 | V  |  |
| Ι <sub>Ο</sub>    | DC output source or sink current                              | $V_{O} \ge 0$ to $V_{CC}$                                                         |      | ±50                   | mA |  |
| T <sub>STG</sub>  | Storage temperature range                                     |                                                                                   | -65  | +150                  | °C |  |
| P <sub>TOT</sub>  | Power dissipation per package<br>plastic medium-shrink (SSOP) | For temperature range: -40 to +125°C<br>above +55°C derate linearly with 11.3mW/K |      | 850                   | mW |  |

#### NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL            | PARAMETER                                       | CONDITIONS | LIM     | UNIT                                   |    |
|-------------------|-------------------------------------------------|------------|---------|----------------------------------------|----|
| STWBOL            | FARAIVIETER                                     | CONDITIONS | MIN MAX | UNIT                                   |    |
| V <sub>DD3</sub>  | DC 3.3V core supply voltage                     | Note 1     | 3.135   | 3.465                                  | V  |
| V <sub>DDQ3</sub> | DC 3.3V I/O supply voltage                      | Note 2     | 3.135   | 3.465                                  | V  |
| V <sub>DDQ2</sub> | DC 2.5V I/O supply voltage                      | Note 3     | 2.135   | 2.625                                  | V  |
| VI                | DC input voltage range                          |            | 0       | V <sub>DD3</sub>                       | V  |
| Vo                | DC output voltage range                         |            | 0       | V <sub>DDQ2</sub><br>V <sub>DDQ3</sub> | V  |
| T <sub>amb</sub>  | Operating ambient temperature range in free air |            | 0       | +70                                    | °C |

#### NOTES:

1. VDD3 = VDDCORE1 = VDDCORE2 = 3.3V 2. VDDQ3 = VDDREF = VDDPCI0 = VDDPCI1= VDD48MHz = 3.3V 3. VDDQ2 = VDDAPIC = VDDCPU0 = VDDCPU1 = 2.5V

### DC CHARACTERISTICS

|                  |                                                      |                        | TEST CONDITIO                                | NS                              | T                               |     | 170°C                 | UNIT     |  |
|------------------|------------------------------------------------------|------------------------|----------------------------------------------|---------------------------------|---------------------------------|-----|-----------------------|----------|--|
| SYMBOL           | PARAMETER                                            | V                      |                                              |                                 | T <sub>amb</sub> = 0°C to +70°C |     | 1                     |          |  |
|                  |                                                      | V <sub>DD</sub><br>(V) | 01                                           | THER                            | MIN                             | ТҮР | MAX                   |          |  |
| $V_{\text{IH}}$  | HIGH level input voltage                             | 3.135 to 3.465         |                                              | V <sub>DDQ2</sub> = 2.5V<br>±5% | 2.0                             |     | V <sub>DD</sub> + 0.3 | V        |  |
| $V_{\text{IL}}$  | LOW level input voltage                              | 3.135 to 3.465         |                                              | V <sub>DDQ3</sub> = 3.3V<br>±5% | $V_{SS} - 0.3$                  |     | 0.8                   | V        |  |
| V <sub>OH2</sub> | 2.5V output HIGH voltage<br>CPUCLK, IOAPIC           | 2.375 to 2.625         | I <sub>OH</sub> = -1mA                       | V <sub>DDQ3</sub> = 3.3V<br>±5% | 2.0                             |     | -                     | V        |  |
| V <sub>OL2</sub> | 2.5V output LOW voltage<br>CPUCLK, IOAPIC            | 2.375 to 2.625         | I <sub>OL</sub> = 1mA                        |                                 | -                               |     | 0.4                   | V        |  |
| V <sub>OH3</sub> | 3.3V output HIGH voltage<br>REF, 48MHz               | 3.135 to 3.465         | I <sub>OH</sub> = -1mA                       |                                 | 2.0                             |     | -                     | V        |  |
| V <sub>OL3</sub> | 3.3V output LOW voltage<br>REF, 48MHz                | 3.135 to 3.465         | I <sub>OL</sub> = 1mA                        |                                 | -                               |     | 0.4                   | V        |  |
| V <sub>POH</sub> | PCI output HIGH voltage                              | 3.135 to 3.465         | I <sub>OH</sub> = -1mA                       |                                 | 2.4                             |     | -                     | V        |  |
| V <sub>POL</sub> | PCI output LOW voltage                               | 3.135 to 3.465         | I <sub>OL</sub> = 1mA                        |                                 | -                               |     | 0.55                  | V        |  |
|                  | CPUCLK                                               | 2.375                  | V <sub>OUT</sub> = 1.0V                      |                                 | -27                             |     | -                     |          |  |
| IOH              | output HIGH current                                  | 2.625                  | V <sub>OUT</sub> = 2.375V                    |                                 | -                               |     | -27                   | mA       |  |
|                  | IOAPIC                                               | 2.375                  | V <sub>OUT</sub> = 1.4V                      |                                 | -36                             |     | -                     |          |  |
| ЮН               | output HIGH current                                  | 2.625                  | V <sub>OUT</sub> = 2.5V                      |                                 | - 1                             |     | -21                   | mA       |  |
|                  | 48MHz. REF                                           | 3.135                  | V <sub>OUT</sub> = 1.0V                      |                                 | -29                             |     | -                     | mA       |  |
| ЮН               | output HIGH current                                  | 3.465                  | V <sub>OUT</sub> = 3.135V                    |                                 | - 1                             |     | -23                   |          |  |
|                  | PCI                                                  | 3.135                  | V <sub>OUT</sub> = 1.0V                      |                                 | -33                             |     | -                     | <u> </u> |  |
| ЮН               | output HIGH current                                  | 3.465                  | V <sub>OUT</sub> = 3.135V                    |                                 | -                               |     | -33                   | mA       |  |
|                  | CPUCLK                                               | 2.375                  | V <sub>OUT</sub> = 1.2V                      |                                 | 27                              |     | -                     |          |  |
| IOL              | output LOW current                                   | 2.625                  | $V_{OUT} = 0.3V$                             |                                 | -                               |     | 30                    | mA       |  |
|                  | IOAPIC                                               | 2.375                  | V <sub>OUT</sub> = 1.0V                      |                                 | 36                              |     | -                     |          |  |
| IOL              | output LOW current                                   | 2.625                  | V <sub>OUT</sub> = 0.2V                      |                                 | -                               |     | 31                    | mA       |  |
|                  | 48MHz, REF                                           | 3.135                  | V <sub>OUT</sub> = 1.95V                     |                                 | 29                              |     | -                     |          |  |
| IOL              | output LOW current                                   | 3.465                  | $V_{OUT} = 0.4V$                             |                                 | - 1                             |     | 27                    | mA       |  |
|                  | PCI                                                  | 3.135                  | V <sub>OUT</sub> = 1.95V                     |                                 | 30                              |     | -                     |          |  |
| IOL              | output LOW current                                   | 3.465                  | $V_{OUT} = 0.4V$                             |                                 | - 1                             |     | 38                    | mA       |  |
| ±II              | Input leakage current                                | 3.465                  |                                              |                                 | -                               |     | 5                     | μA       |  |
| ±I <sub>OZ</sub> | 3-State output OFF-State<br>current                  | 3.465                  | V <sub>OUT</sub> =<br>V <sub>dd</sub> or GND | I <sub>O</sub> = 0              | -                               |     | 10                    | μA       |  |
| Cin              | Input pin capacitance                                |                        |                                              |                                 |                                 |     | 5                     | pF       |  |
| Cxtal            | Xtal pin capacitance, as<br>seen by external crystal |                        |                                              |                                 |                                 | 18  |                       | pF       |  |
| Cout             | Output pin capacitance                               |                        |                                              |                                 |                                 |     | 6                     | pF       |  |
|                  | Operating supply current                             |                        | 66MHz mode                                   | Outputs loaded <sup>1</sup>     |                                 |     | 170                   | mA       |  |
| I <sub>dd3</sub> |                                                      | 3.465                  | 100MHz mode                                  | Outputs loaded <sup>1</sup>     |                                 |     | 170                   | mA       |  |
|                  | Powerdown supply current                             |                        | All static input                             | s to V <sub>DD</sub> or GND     |                                 |     | 500                   | μA       |  |
|                  | Operating supply current                             |                        | 66MHz mode                                   | Output loaded <sup>1</sup>      |                                 |     | 72                    | mA       |  |
| I <sub>dd2</sub> |                                                      | 2.625                  | 100MHz mode                                  | Output loaded <sup>1</sup>      |                                 |     | 100                   | mA       |  |
|                  | Powerdown supply current                             | ]                      | All static input                             | s to V <sub>DD</sub> or GND     |                                 |     | 100                   | μA       |  |

#### NOTE:

1. All clock outputs loaded with maximum lump capacitance test load specified in AC characteristics section.

## PCK2000

### AC CHARACTERISTICS

VDDREF = VDDPCI (0–1) = VDD48MHz = 3.3V  $\pm$  5%; VDDAPIC = VDDCPU (0–1) = 2.5V  $\pm$  5%; f<sub>crystal</sub> = 14.31818 MHz

## CPU CLOCK OUTPUTS, CPU(0-3) (LUMP CAPACITANCE TEST LOAD = 20pF)

| SYMBOL                                 | PARAMETER                          | TEST CO | TEST CONDITIONS |      | LIMITS<br>T <sub>amb</sub> = 0°C to +70°C |    |  |
|----------------------------------------|------------------------------------|---------|-----------------|------|-------------------------------------------|----|--|
|                                        |                                    |         | NOTES           | MIN  | MAX                                       |    |  |
| T <sub>HKP</sub> (t <sub>P</sub> )     | CPUCLK period                      |         | 2               | 15.0 | 15.5                                      |    |  |
| T <sub>HKH</sub> (t <sub>H</sub> )     | CPUCLK HIGH time                   | 66MHz   | 1, 5            | 5.2  |                                           | ns |  |
| T <sub>HKL</sub> (t <sub>L</sub> )     | CPUCLK LOW time                    |         | 1, 5            | 5.0  |                                           |    |  |
| T <sub>HKP</sub> (t <sub>P</sub> )     | CPUCLK period                      |         | 2               | 10.0 | 10.5                                      |    |  |
| T <sub>HKH</sub> (t <sub>H</sub> )     | CPUCLK HIGH time                   | 100MHz  | 1, 5            | 3.0  |                                           | ns |  |
| T <sub>HKL</sub> (t <sub>L</sub> )     | CPUCLK LOW time                    |         | 1, 5            | 2.8  |                                           |    |  |
| T <sub>HRISE</sub> (t <sub>R</sub> )   | CPUCLK rise time                   |         | 9               | 0.4  | 1.6                                       | ns |  |
| T <sub>HFALL</sub> (t <sub>F</sub> )   | CPUCLK fall time                   |         | 9               | 0.4  | 1.6                                       | ns |  |
| T <sub>JITTER</sub> (t <sub>JC</sub> ) | CPUCLK jitter                      |         |                 |      | 175                                       | ps |  |
| DUTY CYCLE (t <sub>D</sub> )           | Output Duty Cycle                  |         | 1               | 45   | 55                                        | %  |  |
| T <sub>HSKW</sub> (t <sub>SK</sub> )   | CPU Bus CLK skew                   |         | 2               |      | 175                                       | ps |  |
| T <sub>HSTB</sub> (f <sub>ST</sub> )   | CPUCLK stabilization from Power-up |         | 7               |      | 3                                         | ms |  |

### PCI CLOCK OUTPUTS, PCI(0-7) (LUMP CAPACITANCE TEST LOAD = 30pF)

| SYMBOL                                  | PARAMETER                          | TEST CONDITIO |        | LIMITS<br>T <sub>amb</sub> = 0°C to +70°C |    |  |
|-----------------------------------------|------------------------------------|---------------|--------|-------------------------------------------|----|--|
|                                         |                                    | NOT           | ES MIN | MAX                                       | 1  |  |
| T <sub>PKP</sub> (t <sub>P</sub> )      | PCICLK period                      | 3             | 30.0   |                                           | ns |  |
| T <sub>PKPS</sub>                       | PCICLK period stability            | 8             |        | 500                                       | ps |  |
| T <sub>PKH</sub> (t <sub>H</sub> )      | PCICLK HIGH time                   | 1             | 12.0   |                                           | ns |  |
| T <sub>PKL</sub> (t <sub>L</sub> )      | PCICLK LOW time                    | 1             | 12.0   |                                           | ns |  |
| T <sub>HRISE</sub> (t <sub>R</sub> )    | PCICLK rise time                   | 10            | 0.5    | 2.0                                       | ns |  |
| T <sub>HFALL</sub> (t <sub>F</sub> )    | PCICLK fall time                   | 10            | 0.5    | 2.0                                       | ns |  |
| T <sub>PSKW</sub> (t <sub>SK</sub> )    | PCI Bus CLK skew                   | 2             |        | 500                                       | ps |  |
| T <sub>HPOFFSET</sub> (t <sub>O</sub> ) | CPUCLK to PCICLK Offset            | 2,4           | 1 1.5  | 4.0                                       | ns |  |
| T <sub>PSTB</sub> (f <sub>ST</sub> )    | PCICLK stabilization from Power-up | 7             |        | 3                                         | ms |  |

### APIC(0-1) CLOCK OUTPUT (LUMP CAPACITANCE TEST LOAD = 20pF)

| SYMBOL                               | PARAMETER TEST CONDITIONS                          |                                   | NDITIONS | LIM<br>T <sub>amb</sub> = 0°C | UNIT |     |
|--------------------------------------|----------------------------------------------------|-----------------------------------|----------|-------------------------------|------|-----|
|                                      |                                                    |                                   | NOTES    | MIN                           | MAX  |     |
| f                                    | Frequency, Actual                                  | Frequency generated<br>by Crystal |          | 14.3                          | 1818 | MHz |
| T <sub>HRISE</sub> (t <sub>R</sub> ) | Output rise edge rate                              |                                   |          | 1                             | 4    | ns  |
| T <sub>HFALL</sub> (t <sub>F</sub> ) | Output fall edge rate                              |                                   |          | 1                             | 4    | ns  |
| DUTY CYCLE (t <sub>D</sub> )         | Duty Cycle                                         |                                   |          | 45                            | 55   | %   |
| T <sub>HSTB</sub> (f <sub>ST</sub> ) | Frequency stabilization from Power-up (cold start) |                                   |          |                               | 3    | ms  |

PCK2000

### REF(0–2) CLOCK OUTPUT (LUMP CAPACITANCE TEST LOAD = 20pF)

| SYMBOL                               | PARAMETER                                          | TEST CONDITIONS                   |       | LIMITS<br>T <sub>amb</sub> = 0°C to +70°C |      | UNIT |
|--------------------------------------|----------------------------------------------------|-----------------------------------|-------|-------------------------------------------|------|------|
|                                      |                                                    |                                   | NOTES | MIN                                       | MAX  |      |
| f                                    | Frequency, Actual                                  | Frequency generated<br>by Crystal |       | 14.3                                      | 1818 | MHz  |
| T <sub>HRISE</sub> (t <sub>R</sub> ) | Output rise edge rate                              |                                   |       | 1                                         | 4    | ns   |
| T <sub>HFALL</sub> (t <sub>F</sub> ) | Output fall edge rate                              |                                   |       | 1                                         | 4    | ns   |
| DUTY CYCLE (t <sub>D</sub> )         | Duty Cycle                                         |                                   |       | 45                                        | 55   | %    |
| T <sub>HSTB</sub> (f <sub>ST</sub> ) | Frequency stabilization from Power-up (cold start) |                                   |       |                                           | 3    | ms   |

#### 48MHZ(0-1) CLOCK OUTPUT (LUMP CAPACITANCE TEST LOAD = 20pF)

| SYMBOL                               | PARAMETER                                          | TEST CONDITIONS                    |       | LIMITS<br>T <sub>amb</sub> = 0°C to +70°C |     | UNIT |
|--------------------------------------|----------------------------------------------------|------------------------------------|-------|-------------------------------------------|-----|------|
|                                      |                                                    |                                    | NOTES | MIN                                       |     |      |
| f                                    | Frequency, Actual                                  | Determined by PLL<br>divider ratio |       | 48.                                       | 008 | MHz  |
| f <sub>D</sub>                       | Devation from 48MHz                                | (48.008 - 48)/48                   |       | +167                                      |     | ppm  |
| T <sub>HRISE</sub> (t <sub>R</sub> ) | Output rise edge rate                              |                                    |       | 1                                         | 4   | ns   |
| T <sub>HFALL</sub> (t <sub>F</sub> ) | Output fall edge rate                              |                                    |       | 1                                         | 4   | ns   |
| DUTY CYCLE (t <sub>D</sub> )         | Duty Cycle                                         |                                    |       | 45                                        | 55  | %    |
| T <sub>HSTB</sub> (f <sub>ST</sub> ) | Frequency stabilization from Power-up (cold start) |                                    |       |                                           | 3   | ms   |

### ALL CLOCK OUTPUTS

| SYMBOL                              | PARAMETER           | TEST CONDITIONS |       | LIM<br>T <sub>amb</sub> = 0°0 | -   | UNIT |
|-------------------------------------|---------------------|-----------------|-------|-------------------------------|-----|------|
|                                     |                     |                 | NOTES | MIN                           | MAX |      |
| T <sub>PZL</sub> , T <sub>PZH</sub> | Output enable time  |                 |       | 1.0                           | 8.0 | ns   |
| T <sub>PLZ</sub> , T <sub>PHZ</sub> | Output disable time |                 |       | 1.0                           | 8.0 | ns   |

NOTES:

1. See Figure 3 for measure points.

2. Period, jitter, offset, and skew are measured on the rising edge @ 1.25V for 2.5V clocks and @ 1.5V for 3.3V clocks.

3. The PCICLK is the CPUCLK divided by two at CPUCLK = 66.6MHz. PCICLK is the CPUCLK divided by three at CPUCLK = 100MHz.

4. The CPUCLK must always lead the PCICLK as shown in Figure 2.

T<sub>HKH</sub> is measured @ 2.0V as shown in Figure 4. 5.

T<sub>HKL</sub> is measured @ 0.4V as shown in Figure 4. 6.

The time is specified from when V<sub>DDQ</sub> achieves its nominal operating level (typical condition is V<sub>DDQ</sub> = 3.3V) until the frequency output is 7. stable and operating within specification.

Defined as once the clock is at its nominal operating frequency, the adjacent period changes cannot exceed the time specified. 8.

9.  $T_{HRISE}$  and  $T_{HFALL}$  are measured as a transition through the threshold region  $V_{OL} = 0.4V$  and  $V_{OH} = 2.0V$  (1mA) JEDEC specification. 10.  $T_{HRISE}$  and  $T_{HFALL}$  (48MHz, REF, PC) are measured as a transition through the threshold region  $V_{OL} = 0.4V$  and  $V_{OH} = 2.4V$ 

# PCK2000

#### AC WAVEFORMS

 $\begin{array}{l} V_M = 1.25 V @ V_{DDQ2} \text{ and } 1.5 V @ V_{DDQ3} \\ V_X = V_{OL} + 0.3 V \\ V_Y = V_{OH} - 0.3 V \\ V_{OL} \text{ and } V_{OH} \text{ are the typical output voltage drop that occur with the output load.} \end{array}$ 







Figure 2. CPUCLK to PCICLK offset



Figure 3. 2.5V/3.3V Clock waveforms



Figure 4. 3-State enable and disable times.



Figure 5. Component versus system measure points



Figure 6. Power Management



| OUTLINE  |     | REFER    | RENCES | EUROPEAN   |                                  |  |
|----------|-----|----------|--------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                       |  |
| SOT370-1 |     | MO-118AA |        |            | <del>-93-11-02</del><br>95-02-04 |  |

NOTES

# PCK2000

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                  |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code

Document order number:

Date of release: 05-96 9397–750-04605

Let's make things better.



PHILIPS