DATA SHEET:



# MB81C81A-25/-35 CMOS 256K-BIT HIGH-SPEED SRAM

#### 256K Words x 1 Bit High-Speed CMOS Static Random **Access Memory**

The Fujitsu MB81C81A is a 262,144 words x 1 bit static random access memory fabricated with a CMOS technology. The MB81C81A uses NMOS cells and CMOS peripherals and has 300 mil plastic DIP and SOJ packages. It uses fully static circuitry throughout and, therefore, requires no clocks or refreshes to operate.

The MB81C81A is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are required. It is compatible with TTL logic and requires a single +5 V supply.

Organization:

262,144 words x 1 bit

Static operation: no clocks or refresh required

Access time:

25 ns max. (MB81C81A-25)

35 ns max. (MB81C81A-35)

Single +5 V power supply ±10% tolerance with low current drain:

55 mA max.

100 mA max. (Active operation)

(Standby, CMOS level)

30 mA max.

(Standby, TTL level)

- Separate data inputs and outputs
- TTL compatible inputs and outputs
- Chip selected for simplified memory expansion, automatic power down
- Electrostatic protection for all inputs and outputs
- Standard 24-pin Plastic Packages:

Skinny DIP

(300 mil) (300 mil) MB81C81A-xxPSK

MB81C81A-xxPJ

#### Absolute Maximum Ratings (See Note)

| Rating                                        | Symbol           | Value       | Unit |  |
|-----------------------------------------------|------------------|-------------|------|--|
| Supply Voltage                                | V <sub>cc</sub>  | -0.5 to +7  | V    |  |
| Input Voltage on any pin with respect to GND  | VN               | -3.0 to +7  | ٧    |  |
| Output Voltage on any pin with respect to GND | Vout             | -0.5 to +7  | ٧    |  |
| Output Current                                | l <sub>оит</sub> | ±20         | mA   |  |
| Power Dissipation                             | Po               | 1.0         | W    |  |
| Temperature Under Bias                        | TBIAS            | -10 to +85  | °C   |  |
| Storage Temperature Range                     | T <sub>STG</sub> | -45 to +125 | °C   |  |

Note: Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| P  | PIN ASSIGNMENT<br>TOP VIEW |                                                                                             |  |  |  |  |  |  |  |
|----|----------------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| A1 | 3 4 5                      | 24  VCC 23  A11 22  A12 21  A8 20  A9 19  A10 18  A17 17  A14 16  A13 15  A3 14  DIN 13  CS |  |  |  |  |  |  |  |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precurions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance forcuit.



CAPACITANCE (TA = 25°C, f = 1 MHz)

| Parameter                       | Symbol          | Тур | Max | Unit |
|---------------------------------|-----------------|-----|-----|------|
| Input Capacitance (VIN = 0 V)   | CIN             |     | 6   | ρF   |
| CS Capacitance (VCS = 0 V)      | c <del>cs</del> |     | 8   | pF   |
| Output Capacitance (VOUT = 0 V) | COUT            |     | 8   | рF   |

#### PIN DESCRIPTION

| Symbol    | Pin Name      | Symbol | Pin Name              |
|-----------|---------------|--------|-----------------------|
| A0 to A17 | Address Input | WE     | Write Enable          |
| DIN       | Data Input    | Vcc    | Power Supply (5V±10%) |
| DOUT      | Data Output   | GND    | Ground                |
| CS        | Chip Select   |        |                       |

# RECOMMENDED OPERATING CONDITIONS

(Referenced to GND)

| Parameter           | Symbol | Min | Тур | Max | Unit |
|---------------------|--------|-----|-----|-----|------|
| Supply Voltage      | Vcc    | 4.5 | 5.0 | 5.5 | ٧    |
| Ambient Temperature | TA     | 0   |     | 70  | °C   |

<sup>\*</sup> The operating ambient temperature range is guaranteed with transverse airflow exceed 2m/sec.

#### DC CHARACTERISTICS

(Recommended operating conditions unless otherwise noted.)

| Parameter                | Condition                                              | Symbol      | Min     | Тур | Max | Unit |
|--------------------------|--------------------------------------------------------|-------------|---------|-----|-----|------|
| Input Leakage Current    | VIN = 0V to VCC                                        | ILI         | -10     |     | 10  | μА   |
| Output Leakage Current   | CS = VIH,<br>VOUT = 0V to VCC                          | lLO         | -50     | ••• | 50  | μА   |
| Power Supply Current     | CS = VIL, VIN = VIH or VIL<br>IOUT = 0mA, Cycle = Min. | ICC         |         |     | 100 | mA   |
| Standby Supply Current   | CS≥VCC-0.2V<br>VIN≥VCC-0.2V or VIN≤0.2V                | ISB1        |         |     | 15  | mA   |
|                          | CS = VIH, VIN = VIH or VIL                             | ISB2        |         |     | 30  | mA   |
| Peak Power on Current *1 | VCC = 0V to VCC Min.,<br>CS = Lower of VCC or VIH Min. | <b>I</b> PO |         |     | 30  | mA   |
| Input High Voltage       |                                                        | ViH         | 2.2     |     | 6.0 | ٧    |
| Input Low Voltage        |                                                        | VIL         | -0.5 *2 |     | 0.8 | v    |
| Output High Voltage      | IOH = -4mA                                             | Voн         | 2.4     |     |     | ٧    |
| Output Low Voltage       | ЮL ≒ 8mA                                               | VOL         |         | -   | 0.4 | ٧    |

<sup>\*1</sup> A pull-up resistor to Vcc on the CS input is required to keep the device deselected; otherwise, power-on current approaches lcc active.

<sup>\*2 -2.0</sup> V Min. for pulse width less than 10 ns.



### **AC CHARACTERISTICS**

(Recommended operating conditions unless otherwise noted.)

|                                   | Symbol | MB81C | MB81C81A-25 |      | MB81C81A-35 |      |
|-----------------------------------|--------|-------|-------------|------|-------------|------|
| Parameter                         |        | Min.  | Max.        | Min. | Max.        | Unit |
| READ CYCLE *1                     |        |       |             |      |             |      |
| Read Cycle Time *2 *3             | tRC    | 25    |             | 35   |             | ns   |
| Address Access Time               | tAA    |       | 25          |      | 35          | ns   |
| Chip Select Access Time *4        | tACS   |       | 25          |      | 35          | ns   |
| Output Hold from Address Change   | юн     | 3     |             | 3    |             | ns   |
| Chip Selection to Output in Low-Z | tLZ    | 3     |             | 3    |             | ns   |
| Chip Deselect to Output in High-Z | tHZ    | 0     | 15          | 0    | 20          | ns   |
| Chip Selection to Power Up Time   | tPU    | 0     |             | 0    |             | ns   |
| Chip Selection to Power Down Time | tPD    |       | 25          |      | 35          | ns   |

<sup>\*1</sup> WE is high for Read cycle.

<sup>\*2</sup> All Read cycles are determined from the last address transition to the first address transition of next cycle.

<sup>\*3</sup> Device is continuously selected, CS=VIL

<sup>\*4</sup> Address valid prior to or coincident with CS transition low.

<sup>\*5</sup> Transition is measured at the point of ±500mV from steady state voltage with specified Load II in Fig. 2.



<sup>\*1</sup> WE is high for Read cycle.

<sup>11</sup> WE is high for head cycle.

2 All Read cycles are determined from the last address transition to the first address transition of next cycle.

3 Device is continuously selected, CS=VIL.

4 Address valid prior to or coincident with CS transition low.

5 Transition is measured at the point of ±500mV from steady state voltage with specified Load II in Fig. 2.

## AC CHARACTERISTICS (Continued)

| Parameter                        | MB81C81/ |      | 81A-25 MB81C81A- |      | 81A-35 |      |
|----------------------------------|----------|------|------------------|------|--------|------|
|                                  | Symbol   | Min. | Max.             | Min. | Max.   | Unit |
| WRITE CYCLE *1*2                 |          |      |                  |      |        |      |
| Write Cycle Time                 | tWC      | 25   |                  | 35   |        | ns   |
| Address Valid to End of Write    | tAW      | 20   |                  | 30   |        | ns   |
| Chip Selection to End of Write   | tCW      | 20   |                  | 30   |        | ns   |
| Data Valid to End of Write       | 1DW      | 13   |                  | 18   |        | ns   |
| Data Hold Time                   | tDH      | 0    |                  | 0    |        | ns   |
| Write Pulse Width                | tWP      | 18   |                  | 28   |        | ns   |
| Write Recovery Time              | tWR      | 1    |                  | 1    |        | ns   |
| Address Setup Time               | tAS      | 0    |                  | 0    |        | ns   |
| Output Active from End of Write  | tOW      | 0    |                  | 0    |        | ns   |
| Write Enable to Output in High-Z | tWZ      | 0    | 12               | 0    | 15     | ns   |



<sup>\*1</sup> CS or WE must be high during address transitions.
\*2 If CS goes high simultaneously with WE high, the output remains in high impedance state.
\*3 All Write cycles are determined from the last address transition to the first address transition of next cycle.

<sup>\*4</sup> Transition is measured at the point of ±500mV from steady state voltage with specified Load II in Fig. 2.



<sup>\*1</sup> CS or WE must be high during address transitions.

<sup>\*2</sup> If CS goes high simultaneously with WE high, the output remains in high impedance state.

<sup>\*3</sup> All Write cycles are determined from the last address transition to the first address transition of next cycle.

<sup>\*4</sup> Transition is measured at the point of ±500mV from steady state voltage with specified Load II in Fig. 2.

## **PACKAGE DIMENSIONS**





