

## 3.3V/5V 1 Mbit (128Kb x8) ZEROPOWER® SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT, and BATTERY
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- MICROPROCESSOR POWER-ON RESET (RESET VALID EVEN DURING BATTERY BACK-UP MODE)
- BATTERY LOW PIN PROVIDES WARNING OF BATTERY END-OF-LIFE
- WRITE PROTECT VOLTAGES (V<sub>PFD</sub> = Power-fail Deselect Voltage):
  - $M48Z129Y: 4.2V \le V_{PFD} \le 4.5V$
  - M48Z129V:  $2.7V \le V_{PFD} \le 3.0V$
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEARS OF DATA RETENTION IN THE ABSENCE OF POWER
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 128Kb x 8 SRAMS
- SELF CONTAINED BATTERY IN DIP PACKAGE

**Table 1. Signal Names** 

| A0-A16          | Address Inputs                  |
|-----------------|---------------------------------|
| DQ0-DQ7         | Data Inputs / Outputs           |
| Ē               | Chip Enable                     |
| G               | Output Enable                   |
| W               | Write Enable                    |
| RST             | Reset Output (Open Drain)       |
| BL              | Battery Low Output (Open Drain) |
| Vcc             | Supply Voltage                  |
| V <sub>SS</sub> | Ground                          |
|                 |                                 |



Figure 1. Logic Diagram



June 2000 1/13

Table 2. Absolute Maximum Ratings (1)

| Symbol               | Parameter                                 |                      | Value                        | Unit |
|----------------------|-------------------------------------------|----------------------|------------------------------|------|
| T <sub>A</sub>       | Ambient Operating Temperature             |                      | 0 to 70                      | °C   |
| T <sub>STG</sub>     | Storage Temperature (V <sub>CC</sub> Off) |                      | -40 to 70                    | °C   |
| T <sub>BIAS</sub>    | Temperature Under Bias                    |                      | -10 to 70                    | °C   |
| T <sub>SLD</sub> (2) | Lead Solder Temperature for 10 seconds    |                      | 260                          | °C   |
| V <sub>IO</sub>      | Input or Output Voltages                  |                      | -0.3 to V <sub>CC</sub> +0.3 | V    |
| Vcc                  | 1                                         | M48Z129Y<br>M48Z129V | -0.3 to 7.0<br>-0.3 to 4.6   | V    |

Note: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability.

CAUTION: Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up mode.

Figure 2A. DIP Pin Connections



## **DESCRIPTION**

2/13

The M48Z129Y/V ZEROPOWER SRAM is a 1,048,576 bit non-volatile static RAM organized as 131,072 words by 8 bits. The device combines an internal lithium battery, a CMOS SRAM and a control circuit in a plastic 32 pin DIP Module. The M48Z129Y/V directly replaces industry standard

128K x 8 SRAM. It also provides the non-volatility of FLASH without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z129Y/V also has its own Power-Fail Detect circuit. This control circuitry constantly monitors the supply voltage for an out of tolerance condition. When  $V_{CC}$  is out of tolerance, the circuit write protects the SRAM, providing data security in the midst of unpredictable system operation. As  $V_{CC}$  falls, the control circuitry automatically switches to the battery, maintaining data until valid power is restored.

### **READ MODE**

The M48Z129Y/V is in the Read Mode whenever  $\overline{W}$  (Write Enable) is high and  $\overline{E}$  (Chip Enable) is low. The unique address specified by the 17 Address Inputs defines which one of the 131,072 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within  $t_{AVQV}$  (Address Access Time) after the last address input signal is stable, providing the  $\overline{E}$  and  $\overline{G}$  access times are also satisfied. If the  $\overline{E}$  and  $\overline{G}$  access times are not met, valid data will be available after the latter of the Chip Enable Access Times ( $t_{ELQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ).

The state of the eight three-state Data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the Address Inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for  $t_{AXQX}$  (Output Data Hold Time) but will go indeterminate until the next Address Access.

**∠**¬

<sup>2.</sup> Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds).

Table 3. Operating Modes (1)

| Mode     | V <sub>CC</sub>                               | Ē               | G               | w               | DQ0-DQ7          | Power                |
|----------|-----------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------|
| Deselect | 4.5V to 5.5V                                  | V <sub>IH</sub> | Х               | Х               | High Z           | Standby              |
| Write    | (M48Z129Y)                                    | V <sub>IL</sub> | Х               | V <sub>IL</sub> | D <sub>IN</sub>  | Active               |
| Read     | or<br>3.0V to 3.6V                            | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active               |
| Read     | (M48Z129V)                                    | VIL             | V <sub>IH</sub> | ViH             | High Z           | Active               |
| Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) (2) | Х               | Х               | Х               | High Z           | CMOS Standby         |
| Deselect | ≤ V <sub>SO</sub> <sup>(2)</sup>              | Х               | Х               | Х               | High Z           | Battery Back-up Mode |

Note: 1.  $X = V_{IH}$  or  $V_{IL}$ ;  $V_{SO} = Battery Back-up Switchover Voltage.$ 

2. See Table 7 for details.

Figure 3. Block Diagram



### **WRITE MODE**

The M48Z129Y/V is in the Write Mode whenever  $\overline{W}$  (Write Enable) and  $\overline{E}$  (Chip Enable) are active. The start of a write is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A write is terminated by the earlier rising edge of  $\overline{W}$  or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of  $t_{EHAX}$  from Chip Enable or  $t_{WHAX}$  from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid  $t_{DVWH}$  prior to the end of write and remain valid for  $t_{WHDX}$  afterward.  $\overline{G}$  should be kept high during write cycles to avoid

bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$  a low on  $\overline{W}$  will disable the outputs  $t_{WI\ OZ}$  after  $\overline{W}$  falls.

## **DATA RETENTION MODE**

With valid  $V_{CC}$  applied, the M48Z129Y/V operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically deselect, write protecting itself when  $V_{CC}$  falls between  $V_{PFD}$  (max),  $V_{PFD}$  (min) window. All outputs become high impedance and all inputs are treated as "don't care".

**Table 4. AC Measurement Conditions** 

| Input Rise and Fall Times             | ≤ 5ns   |
|---------------------------------------|---------|
| Input Pulse Voltages                  | 0 to 3V |
| Input and Output Timing Ref. Voltages | 1.5V    |

Note that Output Hi-Z is defined as the point where data is no longer driven.

**Note**: A power failure during a write cycle may corrupt data at the current addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}(\text{min})$ , the memory will be in a write protected state, provided the  $V_{CC}$  fall time is not less than  $t_F$ . The M48Z129Y/V may respond to transient noise spikes on  $V_{CC}$  that cross into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended.

When  $V_{CC}$  drops below  $V_{SO}$ , the control circuit switches power to the internal battery, preserving data. The internal energy source will maintain data in the M48Z129Y/V for an accumulated period of at least 10 years at room temperature. As system power rises above  $V_{SO}$ , the battery is disconnected, and the power supply is switched to external  $V_{CC}$ . Deselect continues for  $t_{REC}$  after  $V_{CC}$  reaches  $V_{PED}$ (max).

For more information on Battery Storage Life refer to the Application Note AN1012.

## **POWER-ON RESET OUTPUT**

All microprocessors have a reset input which forces them to a known state when starting. The M48Z129Y/V has a reset output (RST) pin which is guaranteed to be low below  $V_{PFD}(min)$ . This signal is an open drain configuration. An appropriate pull-up resistor should be chosen to control the rise time. This signal will be valid for all voltage conditions, even when  $V_{CC}$  equals  $V_{SS}$ . Once  $V_{CC}$  exceeds the power failure detect voltage  $V_{PFD}$ , an internal timer keeps  $\overline{RST}$  low for  $t_{REC}$  to allow the power supply to stabilize.

## **BATTERY LOW PIN**

The M48Z129Y/V automatically performs battery voltage monitoring upon power-up, and at factory-

Figure 4. AC Testing Load Circuit



Note: 1. 50pF for M48Z129V (3.3V).

programmed time intervals of 24 hours. The Battery Low (BL) pin will be asserted if the battery voltage is found to be less than approximately 2.5V. If a battery low is generated during a power-up sequence, this indicates that the battery is below 2.5 volts and may not be able to maintain data integrity in the SRAM. Data should be considered suspect, and verified as correct.

If a battery low indication is generated during the 24-hour interval check, this indicates that the battery is near end of life. However, data is not compromised due to the fact that a nominal  $V_{\text{CC}}$  is supplied.

The M48Z129Y/V only monitors the battery when a nominal  $V_{CC}$  is applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique. The  $\overline{BL}$  pin is an open drain output and an appropriate pull-up resistor should be chosen to control the rise time.

**A**7/

# Table 5. Capacitance $^{(1)}$ (T<sub>A</sub> = 25 °C, f = 1 MHz)

| Symbol              | Parameter                  | Test Condition        | Min | Max | Unit |
|---------------------|----------------------------|-----------------------|-----|-----|------|
| C <sub>IN</sub>     | Input Capacitance          | V <sub>IN</sub> = 0V  |     | 10  | pF   |
| C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V |     | 10  | pF   |

Note: 1. Effective capacitance measured with power supply at 5V. 2. Outputs deselected.

Table 6A. DC Characteristics  $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 4.5 \text{V to } 5.5 \text{V})$ 

| Symbol                         | Parameter                     | Test Condition                          | Min  | Max                   | Unit |
|--------------------------------|-------------------------------|-----------------------------------------|------|-----------------------|------|
| I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current         | $0V \le V_{IN} \le V_{CC}$              |      | ±1                    | μΑ   |
| I <sub>LO</sub> (1)            | Output Leakage Current        | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> |      | ±1                    | μΑ   |
| Icc                            | Supply Current                | Outputs open                            |      | 95                    | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) TTL  | E = V <sub>IH</sub>                     |      | 7                     | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$          |      | 4                     | mA   |
| VIL                            | Input Low Voltage             |                                         | -0.3 | 0.8                   | V    |
| V <sub>IH</sub>                | Input High Voltage            |                                         | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | I <sub>OL</sub> = 2.1mA                 |      | 0.4                   | V    |
| V <sub>OH</sub>                | Output High Voltage           | I <sub>OH</sub> = -1mA                  | 2.4  |                       | V    |

Note: 1. Outputs deselected.

Table 6B. DC Characteristics (T<sub>A</sub> = 0 to 70 °C;  $V_{CC}$  = 3.0V to 3.6V)

| Symbol                         | Parameter                     | Test Condition                 | Min  | Max                   | Unit |
|--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------|
| I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current         | $0V \le V_{IN} \le V_{CC}$     |      | ±1                    | μΑ   |
| I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$    |      | ±1                    | μΑ   |
| I <sub>CC</sub>                | Supply Current                | Outputs open                   |      | 50                    | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) TTL  | E = V <sub>IH</sub>            |      | 4                     | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ |      | 3                     | mA   |
| VIL                            | Input Low Voltage             |                                | -0.3 | 0.6                   | V    |
| V <sub>IH</sub>                | Input High Voltage            |                                | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | I <sub>OL</sub> = 2.1mA        |      | 0.4                   | V    |
| V <sub>OH</sub>                | Output High Voltage           | I <sub>OH</sub> = -1mA         | 2.2  |                       | V    |

Note: 1. Outputs deselected.

Table 7. Power Down/Up Trip Points DC Characteristics (1)  $(T_A = 0 \text{ to } 70 \text{ °C})$ 

| Symbol              | Parameter                                     | Min | Тур  | Max | Unit  |
|---------------------|-----------------------------------------------|-----|------|-----|-------|
| V <sub>PFD</sub>    | Power-fail Deselect Voltage (M48Z129Y)        | 4.2 | 4.35 | 4.5 | V     |
| VPFD                | Power-fail Deselect Voltage (M48Z129V)        | 2.7 | 2.9  | 3.0 | V     |
| V <sub>SO</sub>     | Battery Back-up Switchover Voltage (M48Z129Y) |     | 3.0  |     | V     |
| VSO                 | Battery Back-up Switchover Voltage (M48Z129V) |     | 2.45 |     | V     |
| t <sub>DR</sub> (2) | Expected Data Retention Time                  | 10  |      |     | YEARS |

Note: 1. All voltages referenced to V<sub>SS</sub>. 2. At 25 °C.

# Table 8. Power Down/Up AC Characteristics ( $T_A = 0 \text{ to } 70 \text{ °C}$ )

| Symbol                        | Parameter                                                                      | Min | Max | Unit |
|-------------------------------|--------------------------------------------------------------------------------|-----|-----|------|
| t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time     | 300 |     | μs   |
| t <sub>FB</sub> (2)           | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time (M48Z129Y) | 10  |     | 110  |
| l FB (−/                      | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time (M48Z129V) | 150 |     | μs   |
| t <sub>R</sub>                | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time     | 10  |     | μs   |
| t <sub>RB</sub>               | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time            | 1   |     | μs   |
| twpT                          | Write Protect Time (M48Z129Y)                                                  | 40  | 150 | He   |
| WPI                           | Write Protect Time (M48Z129V)                                                  | 40  | 250 | μs   |
| t <sub>REC</sub>              | V <sub>PFD</sub> (max) to RST High                                             | 40  | 200 | ms   |

Note: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until 200µs after VCC pass-

2.  $V_{PFD}$  (min) to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.



Figure 5. Power Down/Up Mode AC Waveforms

**Table 9. Read Mode AC Characteristics** 

 $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 4.5 \text{V to } 5.5 \text{V or } 3.0 \text{V to } 3.6 \text{V})$ 

|                       |                                         | M48 | Z129Y | M482 | Z129V |    |
|-----------------------|-----------------------------------------|-----|-------|------|-------|----|
| Symbol                | Parameter                               | -   | -70   |      | -85   |    |
|                       |                                         | Min | Max   | Min  | Max   |    |
| t <sub>AVAV</sub>     | Read Cycle Time                         | 70  |       | 85   |       | ns |
| t <sub>AVQV</sub> (1) | Address Valid to Output Valid           |     | 70    |      | 85    | ns |
| t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid         |     | 70    |      | 85    | ns |
| t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid       |     | 35    |      | 45    | ns |
| t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition    | 5   |       | 5    |       | ns |
| t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition  | 3   |       | 5    |       | ns |
| t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z         |     | 30    |      | 40    | ns |
| t <sub>GHQZ</sub> (2) | Output Enable High to Output Hi-Z       |     | 20    |      | 25    | ns |
| t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 5   |       | 5    |       | ns |

Note: 1.  $C_L = 100pF$  or 50pF (see Figure 4). 2.  $C_L = 5pF$  (see Figure 4).

Figure 6. Address Controlled, Read Mode AC Waveforms.



Note: Chip Enable  $(\overline{E})$  and Output Enable  $(\overline{G})$  = Low, Write Enable  $(\overline{W})$  = High.

Figure 7. Chip Enable or Output Enable Controlled, Read Mode AC Waveform



8/13

**Table 10. Write Mode AC Characteristics** 

 $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 4.5 \text{V to } 5.5 \text{V or } 3.0 \text{V to } 3.6 \text{V})$ 

|                          |                                         | M482 | Z129Y | M482 | Z129V |      |
|--------------------------|-----------------------------------------|------|-------|------|-------|------|
| Symbol                   | Parameter                               | -70  |       | -85  |       | Unit |
|                          |                                         | Min  | Max   | Min  | Max   |      |
| t <sub>AVAV</sub>        | Write Cycle Time                        | 70   |       | 85   |       | ns   |
| t <sub>AVWL</sub>        | Address Valid to Write Enable Low       | 0    |       | 0    |       | ns   |
| t <sub>AVEL</sub>        | Address Valid to Chip Enable Low        | 0    |       | 0    |       | ns   |
| t <sub>WLWH</sub>        | Write Enable Pulse Width                | 55   |       | 65   |       | ns   |
| t <sub>ELEH</sub>        | Chip Enable Low to Chip Enable High     | 55   |       | 75   |       | ns   |
| t <sub>WHAX</sub>        | Write Enable High to Address Transition | 5    |       | 5    |       | ns   |
| t <sub>EHAX</sub>        | Chip Enable High to Address Transition  | 15   |       | 15   |       | ns   |
| t <sub>DVWH</sub>        | Input Valid to Write Enable High        | 30   |       | 35   |       | ns   |
| t <sub>DVEH</sub>        | Input Valid to Chip Enable High         | 30   |       | 35   |       | ns   |
| t <sub>WHDX</sub>        | Write Enable High to Input Transition   | 0    |       | 0    |       | ns   |
| t <sub>EHDX</sub>        | Chip Enable High to Input Transition    | 10   |       | 15   |       | ns   |
| t <sub>WLQZ</sub> (1, 2) | Write Enable Low to Output Hi-Z         |      | 25    |      | 30    | ns   |
| tavwh                    | Address Valid to Write Enable High      | 65   |       | 75   |       | ns   |
| taveh                    | Address Valid to Chip Enable High       | 65   |       | 75   |       | ns   |
| t <sub>WHQX</sub> (1, 2) | Write Enable High to Output Transition  | 5    |       | 5    |       | ns   |

Figure 8. Write Enable Controlled, Write AC Waveforms



Note: 1. C<sub>L</sub> = 5pF (see Figure 4).

2. If  $\overline{E}$  goes low simultaneously with  $\overline{W}$  going low, the outputs remain in the high impedance state.



Figure 9. Chip Enable Controlled, Write AC Waveforms

Figure 10. Supply Voltage Protection



## POWER SUPPLY DECOUPLING AND UNDERSHOOT PROTECTION

lcc transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the  $V_{CC}$  bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the  $V_{CC}$  bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1 microfarad is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below Vss by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommended to connect a schottky diode from  $V_{CC}$  to Vss (cathode connected to  $V_{CC}$ , anode to Vss). (Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount).

10/13

## **Table 11. Ordering Information Scheme**



For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.

**Table 12. Revision History** 

| Date          | Revision Details                                 |
|---------------|--------------------------------------------------|
| December 1999 | First Issue                                      |
| 03/30/00      | From Preliminary Data to Data Sheet              |
| 06/20/00      | t <sub>GLQX</sub> changed for M48Z129Y (Table 9) |

477

Table 13. PMDIP32 - 32 pin Plastic Module DIP, Package Mechanical Data

| Symb | mm  |       |       | inches |       |       |
|------|-----|-------|-------|--------|-------|-------|
|      | Тур | Min   | Max   | Тур    | Min   | Max   |
| А    |     | 9.27  | 9.52  |        | 0.365 | 0.375 |
| A1   |     | 0.38  | -     |        | 0.015 | _     |
| В    |     | 0.43  | 0.59  |        | 0.017 | 0.023 |
| С    |     | 0.20  | 0.33  |        | 0.008 | 0.013 |
| D    |     | 42.42 | 43.18 |        | 1.670 | 1.700 |
| E    |     | 18.03 | 18.80 |        | 0.710 | 0.740 |
| e1   |     | 2.29  | 2.79  |        | 0.090 | 0.110 |
| e3   |     | 34.29 | 41.91 |        | 1.350 | 1.650 |
| eA   |     | 14.99 | 16.00 |        | 0.590 | 0.630 |
| L    |     | 3.05  | 3.81  |        | 0.120 | 0.150 |
| S    |     | 1.91  | 2.79  |        | 0.075 | 0.110 |
| N    |     | 32    |       |        | 32    |       |

Figure 11. PMDIP32 - 32 pin Plastic Module DIP, Package Outline

A

A

A

D

N

PMDIP

Drawing is not to scale.

12/13

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics ® 2000 STMicroelectronics - All Rights Reserved

All other names are the property of their respective owners.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

