

### SEMICONDUCTOR TECHNICAL DATA

# KIA6924S

BIPOLAR LINEAR INTEGRATED CIRCUIT

#### AUDIO MUTING SYSTEM

KIA6924S is designed for muting the popping sound made at power of ON-OFF receivers, pre-amplifiers, main amplifiers, and other electric audio equipment as well as the noise made at changeover of switches.

#### **FEATURES**

- To mute the popping noise made in the case of receiving frequency or changeover of signal source of tuners.
- · Delay muting at power ON.
- · Instant muting at powr OFF.
- Only a single timing capacitor and a very few external parts are provided.
- Either positive or negative pulse is applicable to the input trigger. The terminals consist of the high sensitive input terminal (Sensitive level of 120mV) and the low sensitive input terminal (Sensitive level of ±700mV)
- The operating power supply current is 5mA (Min.) available for portable sets.



#### BLOCK DIAGRAM



### MAXIMUM RATINGS (Ta=25℃)

| CHARACTERIST          | SYMBOL    | YMBOL RATING       |         |    |  |
|-----------------------|-----------|--------------------|---------|----|--|
| Supply Voltage (No    | ote 1)    | $V_{2-5}$          | 3.4     | V  |  |
| Supply Current (No    | ote 2)    | $I_2$              | 20      | mA |  |
| Power Dissipation (No | ote 3)    | $P_D$              | 500     | mW |  |
| Operating Temperature | $T_{opr}$ | -20 <b>~</b> 75    | Ç       |    |  |
| Storage Temperature   |           | $\mathrm{T}_{stg}$ | -55~150 | Ç  |  |

Note 1. In case of constant voltage source.

Note 2. In case of constant current source.

Note 3. Derated above Ta=25  $^{\circ}$ C in the proportion of 4mW/ $^{\circ}$ C for KIA6924S

The input voltage at the trigger terminal is GND-VBE(  $\cong\!0.7V$  )<br/>-Sinput voltage  $<\!V2\text{--}5\text{+-}VBE$ .

When trigger terminals A and B are applied, must be set the operating supply current value from 5mA to 15mA.

### ELECTRICAL CHARACTERISTICS (Ta=25 °C, V $_{\rm CC}$ =18V, R $_{\rm B}$ =1.5k $\Omega$ )

| CHARACTERISTIC                                                        | SYMBOL                | TEST<br>CIRCUIT | TEST CONDITION                       | MIN.   | TYP.   | MAX.   | UNIT |
|-----------------------------------------------------------------------|-----------------------|-----------------|--------------------------------------|--------|--------|--------|------|
| Supply Terminal Voltage                                               | $V_{2-5}$             | 1               | Note 4) I <sub>CC</sub> =20mA(CONST) | 3.4    | 3.6    | 3.8    | V    |
| Trigger Sensitivity (A) V <sub>1</sub>                                | ±TRIG A               | 1               | Note 6                               | ± 0.5  | ± 0.7  | ± 0.9  | V    |
| Trigger Sensitivity (B) V <sub>3</sub>                                | ±TRIG B               | 1               | Note 7                               | ± 0.09 | ± 0.12 | ± 0.15 | V    |
| Trigger Sensitivity (A) I <sub>1</sub>                                | ± (I TRIG-A)          | 1               | Note 6                               | -      | ± 20   | ±60    | μA   |
| Trigger Sensitivity (B) I <sub>3</sub>                                | ± (I TRIG-B)          | 1               | Note 7                               | -      | ± 10   | ± 30   | μΑ   |
| Detecting Sensitivity at<br>Power OFF V <sub>4</sub>                  | V <sub>4</sub> OFF    | 1               | Note 8                               | -      | 0.75   | 1.0    | V    |
| Detecting Current at Power OFF                                        | I <sub>4</sub> OFF    | 1               | Note 8                               | _      | 6      | -      | μΑ   |
| Output Saturation Voltage at Muting ON V <sub>7</sub> ,V <sub>9</sub> | V <sub>CE</sub> (sat) | -               | Note 9                               | -      | 18     | 40     | mV   |
| Max. Sink Current I <sub>7</sub> , I <sub>9</sub>                     | $I_{\max}$            |                 |                                      | 1.4    | 1.6    | -      | mA   |
| Terminal Voltage (Pin ①)                                              | $V_1$                 | 1               | Note 5                               | -      | 1.5    | -      | V    |
| Terminal Voltage (Pin 2)                                              | $V_2$                 |                 |                                      | 3.2    | 3.5    | 3.6    | V    |
| Terminal Voltage (Pin 3)                                              | $V_3$                 |                 |                                      | -      | 1.4    | -      | V    |
| Terminal Voltage (Pin <b>6</b> )                                      |                       |                 | Muting OFF                           | 2.6    | 2.7    | 2.8    | V    |
| Muting Attenuation                                                    | ATT                   | 2               | Note 10                              | 45     | 50     | -      | dB   |
| Muting Time at Power ON                                               | М.Т                   |                 |                                      | -      | 1.8    | -      | sec  |

### TEST CIRCUIT 1.



### TEST CIRCUIT 2.



Note 4) Supply Terminal Voltage (V2-5)

$$S_1 \rightarrow D$$
,  $S_2 \rightarrow ON$ ,  $S_3 \rightarrow 1$  (SW positions)  
Read the Voltage of pin 2 at  $I_{CC} = 20 \text{mA}$ 

Note 5) Terminal Voltage  $(V_1,\ V_2,\ V_3,\ V_6)$ 

$$S_1 \rightarrow D, S_2 \rightarrow ON, S_3 \rightarrow V$$
 (SW positions)

Read each terminal voltage at the above SW position.

Note 6) Trigger sensitivity (A), Trigger current (A) < ± TRIG-A, ± (I-TRIG-A)>

$$S_1 \rightarrow A$$
,  $S_2 \rightarrow ON$ ,  $S_3 \rightarrow V$  (SW position)

equation:

Turn VOL gradually to increase the indication of VM from OV. In this case, pin  $\mathfrak D$  and pin  $\mathfrak D$  of the muting output terminal are at L level (about OV when output transistor is ON.). As the value of VM is increased, pin  $\mathfrak D$  and pin  $\mathfrak D$  are turned from "L" level to "H" level at a certain point (about 3.5mA when output transistor is OFF. In this case, if the value of VM is  $V_{ML}(A)$ 

Negative trigger sensitivity (A),  $-TRIG-A=V_1-V_{MH}(A)$  If, after obtaining of the negative trigger sensitivity, the value of VM is further increased, pin and pin are returned from "H" level to "L" level.

the negative trigger sensitivity (A) is given by the following

In this case, if the indicating value of VM is  $V_{\text{MH}}(A)$ , the positive trigger sensitivities (A) is given as follows:

$$+TRIG-A=V_{MH}(A)-V1$$

To measure the trigger current  $\pm$  (I-TRIG-A),read the current of pin  $\bigoplus$  at the measuring time of the  $V_{ML}(A)$  and  $V_{MH}(A)$  described above.

Note 7) Trigger sensitivity (B), trigger current (B) < ± TRIG-B, ± (I-TRIG-B)>

$$S_1 \rightarrow B, S_2 \rightarrow ON, S_3 \rightarrow V$$
 (SW positions)

Measuring method is the same as mentioned in Note 5. Negative trigger sensitivity,  $-TRIG-B=V_3-V_{ML}(B)$  Positive trigger sensitivity,  $-TRIG-B=V_{MH}(B)-V_3$ 

Note 8) Detection sensitivity and current at power OFF (V4 OFF, L4 OFF)

$$S_1 \rightarrow C$$
,  $S_2 \rightarrow OFF$ ,  $S_3 \rightarrow V$  (SW positions)

Turn VOL gradually to increase the indicating value of VM from OV. When pin and pin of the muting output are turned form "L" level to "H" level, the value of VM comes to V<sub>4</sub>. In this case, the current of pin is I<sub>4</sub> OFF.

Note 9) Saturation Voltage and maximum sink current at muting ON  $(V_{\text{CE}}(\text{sat}), I_{\text{CMAX}})$ 

$$S_1 \rightarrow A$$
 or B,  $S_2 \rightarrow ON$ ,  $S_3 \rightarrow V$  (SW positions)

Measure the voltage and current of pin and pin when indicating value of VM is set to OV. (Set Rg=0 at measuring the current)

Note 10) Muting attenuation and muting time at power ON (ATT, MT) In the measuring circuit 2, the time from the instant when  $S_1$  is ON (While  $S_2$  remains OFF) and  $V_{CC}$  is applied to the circuit, to the moment when pin  $\mathfrak D$  and pin  $\mathfrak D$  are turned from "L" level to "H" level is taken as the muting time MT.

Measure the AC voltage at  $pin \mathfrak{D}$  or  $pin \mathfrak{D}$  with  $S_1$  remains ON. In addition, term  $S_2$  ON, and measure the AC voltage at  $pin \mathfrak{D}$  or  $pin \mathfrak{D}$ .

Muting attenuation

# CHARGE AND DISCHARGE LEVEL DETECTION

A built-in trigger amplifier is included in KIA6924S for responding either to positive or negative pulse. In the trigger amplifier, two amplifiers are mounted in parallel; one is responding at a small level, while the other is responding at a large level. Both amplifiers are coupled to the discharge level detector circuit as shown Fig. 1 respectively.



Fig.1 Charge and Discharge Level Equivalent Circuit

The discharge level detector circuit forms a flip-flop discharge circuit.

The circuit is designed so that the trigger pulse width to discharge circuit may be maintained beyond constant width to discharge fully the charge of  $C_T$  (Capacitor for muting and charging operation) even when the smaller width pulse is given to the trigger amplifier. Charge operation and muting operation are described as follows.

### 1. OPERATION AT POWER ( $V_{CC}$ ) ON (Refer to FIG.2)

As soon as the power supply  $(V_{CC})$  is ON,  $C_T$  starts to be charged through  $R_T$  and the potential  $V_6$  on pin6 rises gradually, in this case,  $Q_8$  remains conductive till the base potential of  $Q_7$  becomes equal to or more than the base potential ( $3V_{BE}\cong 2.1V$ ) of  $Q_8$  and the muting operation is carried on by putting the muting output TR  $Q_{10}$  and  $Q_{11}$  to ON position. When the base potential of  $Q_7$  rises higher than that of  $Q_8$ , the  $Q_8$ ,  $Q_{10}$  and  $Q_{11}$  are OFF to

When the base potential of  $Q_7$  rises higher than that of  $Q_8$ , the  $Q_8$ ,  $Q_{10}$  and  $Q_{11}$  are OFF to release the muting operation.  $C_T$  charge stops at such a level as the base potential of  $Q_7$  is  $V_{BE}(\cong 0.7V)$  higher than that of  $Q_8$ .



Fig.2 Operating Potential of Each Part at Power ON

Q1: For discharge stop

 $\mathrm{Q}_2$  : For  $\mathrm{Q}_1$  drive

 $Q_3$  and  $Q_3'$ : For discharge

Q<sub>4</sub>: For muting operation at power OFF

 $Q_5$  and  $Q_6$ : Discharge level detecting

differential

Q<sub>7</sub> and Q<sub>8</sub>: For charge level detection and muting output stage drive

Q<sub>9</sub>: For charge level limit

Q<sub>10</sub> and Q<sub>11</sub>: Output TR for muting

#### 2. MUTING OPERATION BY TRIGGER A OR B (Refer to FIG.3)

When a pulse from the trigger amplifier comes in  $Q_3$  base,  $Q_3$  is ON to discharge the charge from  $C_T$  through  $R1(=100\,\Omega)$ . When the discharge level of  $C_T(Q_7)$  base potential drops lower than the base potential of  $Q_8$  ( $3V_{BE}\cong 2.1V$ ), the  $Q_8$ ,  $Q_{10}$ , and  $Q_{11}$  are turned ON to start the muting operation in which  $R_1$  is designed for accelerating the speed to start muting operation.

When more discharge is carried on from  $C_T$ , if  $Q_5$  base potential drops lower than  $Q_6$  base potential  $(2V_{BE}\cong 1.4V)$ , the  $Q_6$ ,  $Q_2$ , and  $Q_1$  are turned ON to stop discharging by shortening  $Q_3$  base.  $(Q_1$  acts also as a flip-flop operating reverse potential.)

When discharging stops, charging to  $C_T$  starts through  $R_T$ . When the base potential of  $Q_5$  rises higher than that of  $Q_6$ , the  $Q_6$ ,  $Q_2$ , and  $Q_1$  are turned OFF.

When  $C_T$  is more charged, the base potential of  $Q_7$  rises higher than that of  $Q_8$ , and  $Q_8$ ,  $Q_{10}$ , and  $Q_{11}$  are turned OFF to release the muting.



Fig.3 Respective Operating Potentials at Muting by Trigger (A) or (B)

#### 3.MUTING AT POWER OFF

When the power supply is ON, rectification from AC makes  $Q_4$  ON and  $Q_3$  OFF. When AC is OFF,  $Q_4$  is OFF and  $Q_3$  is ON to discharge  $C_T$  for stating muting operation.

#### APPLICATION

1. SUPPLY VOLTAGE (V2-5) AND SUPPLY CURRENT (I2)

KIA6924S contains a regulated power supply. Therefore, as shown in Fig. 4, the voltage is applied to pin ② through the resistor  $R_B$ . The supply current

 $I_2$  is, in this case, adjusted to about 10mA by defining the value of  $R_B$ .

According to  $V_{2-5}$  to  $I_2$  characteristics shown in Fig. 1, when  $I_2$ =10mA,  $V_{2-5}$  $\cong$ 3.5V is given.

Thus, 
$$R_B \cong \frac{V_{CC} - V_{2-5}}{10} (k\Omega)$$

For muting operation  $V_{2-5} \gtrsim 2.8V$  is required. As shown in Fig.1 if the current of  $I_2 \gtrsim 3mA$  is flown, the muting function starts operating.



Fig.4 Adding Bias to Pin(2)

#### 2.TRIGGER SENSITIVITY

Trigger sensitivity means the absolute value in the difference between the trigger terminal voltage at the start and the open voltage of trigger terminal. (Refer to Fig. 5.)

Trigger current is the value of current flowing into or from the trigger terminal at start of triggering.

In KIA6924S, the circuit is designed for discharging securely the timing capacitor even if a trigger of extremely narrow width is applied to the trigger input terminal. Consequently, the trigger is applied to even the input of pulse width less than lms, so that an erroneous operation may be caused when by a hair-like pulse is applied to the trigger input terminal from the power supply or other sources.



Fig.5 Trigger Level

To prevent such erroneous operation, an integrated circuit of CR may be required to be provided to the input. In addition, trigger sensitivity varies according to temperature and voltage of  $V_{2-5}$ ; therefore, such variation should be considered before designing. Trigger terminal impedance 3.5

is  $15k\Omega \sim 25k\Omega$  at start of triggering.  $I_2=5\sim 15mA$  is recommended for pin  $\Omega$ 

or pin 3 because muting may not be restored after triggering to mute

if  $I_2$ =15mA or more is applied.

3. MUTING AT POWER ON/OFF (Refer to Fig. 6) (4V) 3-1. MUTING AT POWER ON (3V) Muting at power ON continues till  $V_{2-5}$  is over about. 2.8V ( $4V_{BE}$ ),  $Q_{12}$  and  $Q_{13}$  are turned ON, the timing capacitor  $C_T$  is charged, and the base potential of  $Q_7$  rises to about 2.1V ( $5V_{BE}$ ). Therefore, early rise is recommended for  $V_{2-5}$  potential.

#### 3-2. MUTING AT POWER OFF

Muting at power starts operating by decreasing the detecting terminal (pin 4) at OFF to about 0.7V or less (making Q<sub>4</sub> OFF.) Therefore, such a signal as is more than 0.7V in normal operation but turned to less than 0.7V instantly at power OFF, is required to be made.

Muting at power OFF starts operating at the time when 4 potential becomes less than 0.7V and continues till  $V_{2-5}$  becomes 2.8V or less. Therefore, the slow falling of  $V_{2-5}$  is more effective.



Fig.6 Muting Operation Power ON - OFF



Fig. 7 Lengthening Way of Muting Time

The detecting terminal at power OFF (pin **(a)**) is available for trigger input; however, it is recommended that this terminal be linearly triggered as much as possible, because a narrower width pulse may miss ample discharge from the timing capacitor.

#### 4. MUTING TIME

Muting time at power ON and caused by trigger is decided by the timing  $C_T$  and  $R_T$ . With the consideration for  $Q_5$  and  $Q_7$  base currents, the following are roughly given:

Muting time at power ON:  $MT(ON)=1.3R_TC_T$ 

Muting time at trigger :  $MT(TR) \approx 0.45R_TC_T$ 

Here, if muting time is lengthened by setting  $R_TC_T$  time constant larger, distorted waves asymmetrical with respect to top and bottom may be originated by the slow speed of wave rise at muting OFF. Experiment tells that MT(ON)=1.4sec  $(R_T$ =220k $\Omega$  and  $C_T$ =4.7 $\mu$ F) or less has brought a good result.

When MT (ON) is required especially to be made longer, a method of applying the trigger terminal as shown in Fig.7 and another method of giving a signal of slow rise to the detecting terminal at power OFF (pin 4) are considered. To activate a continuous muting, the DC voltage to make muting ON should be applied to trigger A or B, or the voltage of the detecting terminal at power OFF (pin 4) should be decreased to make Q4 OFF.



Fig. 8 Muting Output

#### 5. SIGNAL LEVEL FOR MUTING AND ATTENUATION

Since peak value (half wave) and attenuation of signal for muting are decided according to the following conditions, the value of Rg is properly required for operation.

- $^\circ$  At muting ON,  $V_{\text{IN(peak)}}\text{=}Rg.~I_{\text{max}}$   $I_{\text{max}}$  is minimum value of maximum sink current.
- $^{\circ}$  At muting OFF, peak value and attenuation are decided by emitter-base reverse voltage of  $Q_{10}(Q_{11})$  and the equation,  $V_{\rm IN(peak)}$ ,  $\leq$  5V is given.
- $^{\circ}$  Let  $Q_{10}(Q_{11})$  saturating resistance be Rs, muting attenuation is given by Muting attenuation: ATT=-20log Rs/Rg Rs $\cong$  ( $V_{\text{CE}}(\text{sat})/I_{\text{max}}$ )

#### 6. EXAMPLE OF APPLICATION (APPLIED TO A PRESET TUNER)



- (1) Utilization of voltage variation added to the variable capacitance diode
- (2) Utilization of voltage variation caused by station indicator LED

In case of an FM preset tuner as shown in Fig.9, station selection form  $F_1$  to  $F_2$  by the preset station selector switch provides a drastic variation to the voltage applied to variable capacitance diode.

Accordingly, all of the detector DC voltage variation traced in and out the FM "S" curve and noise between stations as shown in Fig. 10 come out as "buzz" sound.



Fig. 10 "Buzz" Sound in Present Type

 In case of the above FM preset tuner equipped with a non-shorting type switch for station selection and the station indicator LED (or an indicator lamp), only LED voltage detection can operate muting securely by using the terminal of KIA6924S, that is, the trigger A, as shown by the dotted line in Fig.9.

For example, in case of presetting from  $F_1$  to  $F_2$ , after SW of  $F_1$  turned OFF, SW of  $F_2$  becomes ON; therefore, detection of switch OFF of  $F_1$  permits the muting operation to be performed.

• Even in case of using a shorting type switch, if the contact of indicator SW linked with the preset SW is securely ON several milli second ahead, the muting operation can be performed by voltage variation originated at LED ON. If the shorting type switch cannot securely make the other switch ON, the muting starts operating by detecting the voltage variation of variable capacitance by applying the terminal 3 of KIA6924S, the trigger B, as shown by the solid line in Fig. 9.

However, in case where  $F_1$  and  $F_2$  are the same station or close stations at reception each other, no muting can be operated.

(Variation is within several mV of variable capacitance diode voltage.)