DATA SHEET MARCH 1997 Version 1.0 # **LXT360/361** Integrated T1/E1 LH/SH Transceivers for DS1/DSX-1/CSU or NTU/ISDN PRI Applications # **General Description** The LXT360 and LXT361 are the first full-featured, fully integrated, combination transceivers for E1 ISDN Primary Rate Interface and T1 long- and short-haul applications. They operate over 0.63 mm (22 AWG) twisted-pair cables for 0 to 2 km (6 kft) and offer Line Build-Outs and pulse equalization settings for all T1 and E1 Line Interface Unit (LIU) applications. The LXT360 and LXT361 are identical except for their control options. The LXT361 offers an Intel or Motorola compatible parallel port for microprocessor control. The LXT360 provides both a serial port for microprocessor control and a hardware control mode for stand alone operation. Both incorporate advanced crystal-less digital jitter attenuation in either the transmit or receive data path starting at 3 Hz. B8ZS/HDB3 encoding/decoding and unipolar or bipolar data I/O are available. Both LIUs provide loss of signal monitoring and a variety of diagnostic loopback modes. The LXT360/361 uses an advanced double-poly, double-metal fabrication process and requires only a single 5-volt power supply. # **Applications** - ISDN Primary Rate Interface (ISDN PRI) - CSU/NTU interface to T1/E1 Service - · Wireless Base Station interface - T1/E1 LAN/WAN bridge/routers - T1/E1 Mux; Channel Banks - Digital Loop Carrier Subscriber Carrier Systems ### **Features** - Fully integrated transceivers for Long- or Short-Haul T1 or E1 interfaces - Crystal-less digital jitter attenuation - · Select either transmit or receive path - · No crystal or high speed external clock required - Meet or exceed specifications in ANSI T1.403 and T1.408; ITU I.431, G.703, G.736, G.775 and G.823; ETSI 300-166 and 300-233; and AT&T Pub 62411 - Support 75 $\Omega$ (E1 coax), 100 $\Omega$ (T1 twisted-pair) and 120 $\Omega$ (E1 twisted-pair) applications - Selectable receiver sensitivity Fully restores the received signal after transmission through a cable with attenuation of either 0 to 26 dB, or 0 to 36 dB @ 772 kHz and 0 to 43 dB @ 1024 kHz - Five Pulse Equalization Settings for T1 short-haul applications - Four Line Build-Outs for T1 long-haul applications from 0 dB to -22.5 dB - Transmit/receive performance monitors with Driver Fail Monitor Open and Loss of Signal outputs - Selectable unipolar or bipolar data I/O and B8ZS/HDB3 encoding/decoding - Line attenuation indication output in 2.9 dB steps - QRSS generator/detector for testing or monitoring - Output short circuit current limit protection - Local, remote, analog and inband network loopback generation and detection - Multiple-register serial- or parallel-interface for microprocessor control - Available in 28-pin DIP, 28-pin PLCC, and 44-pin PQFP packages # **LXT360 Block Diagram** Figure 1: LXT360 Hardware Controlled Bipolar Mode Pin Assignments Table 1: LXT360 Clock and Data Pin Assignments by Mode<sup>1</sup> | Pin #<br>DIP/ | Pin #<br>QEP | External D | ata Modes | QRSS Modes | | | | | | | |---------------|--------------|-----------------------------------|---------------------------------|----------------------------------|-----------------------------|--|--|--|--|--| | PLCC | QL1 | Bipolar Mode | Unipolar Mode | Bipolar Mode | Unipolar Mode | | | | | | | 1 | 39 | MCLK | | | | | | | | | | 2 | 41 | | TCLK | | | | | | | | | 3 | 42 | TPOS | TDATA | INS | LER | | | | | | | 4 | 43 | TNEG | INSBPV | INSBPV | | | | | | | | 6 | 3 | RNEG | BPV | RNEG BPV | | | | | | | | 1. Data pi | ns change t | pased on whether external data or | internal QRSS mode is active. C | Clock pins remain the same in bo | th Hardware and Host Modes. | | | | | | Table 1: LXT360 Clock and Data Pin Assignments by Mode 1 - continued | Pin #<br>DIP/ | Pin #<br>QEP | External D | ata Modes | QRSS Modes | | | | | | |---------------|--------------|-----------------------------------|---------------------------------|---------------------------------|------------------------------|--|--|--|--| | PLCC | 81 | Bipolar Mode | Unipolar Mode | Bipolar Mode | Unipolar Mode | | | | | | 7 | 4 | RPOS | RDATA | RPOS | RDATA | | | | | | 8 | 5 | | RCI | LK | | | | | | | 13 | 15 | | TT | IP | | | | | | | 14 | 16 | | TGND | | | | | | | | 15 | 18 | | TVC | CC | | | | | | | 16 | 19 | | TRII | NG | | | | | | | 19 | 24 | | RT | IP | | | | | | | 20 | 26 | | RRII | NG | | | | | | | 21 | 27 | | VCC | | | | | | | | 22 | 29 | | GN | D | | | | | | | 1. Data pi | ns change l | based on whether external data or | internal QRSS mode is active. C | lock pins remain the same in bo | oth Hardware and Host Modes. | | | | | Table 2: LXT360 Control Pins by Mode | Pin #<br>DIP/ | Pin #<br>QFP | Hardware Modes | | Hardware Modes Host Modes | | Pin #<br>DIP/ | Pin #<br>QFP | Hardware Modes | | Host Modes | | |---------------|--------------|----------------------|-------------|---------------------------|-------------|---------------|--------------|----------------------|------|----------------------|------| | PLCC | | Unipolar/<br>Bipolar | QRSS | Unipolar/<br>Bipolar | QRSS | PLCC | ς | Unipolar/<br>Bipolar | QRSS | Unipolar/<br>Bipolar | QRSS | | 5 | 2 | MOD | DЕ | MOD | ÞΕ | 25 | 35 | EC3 | 1 | SDC | ) | | 9 | 7 | TRSTE | | TRST | ſΈ | 17 | 20 | EC4 | EC4 | | , | | 11 | 10 | JASE | EL | Lon | , | 18 | 21 | NLO | )P | NLO | OP | | 12 | 13 | LOS | LOS/<br>QPD | LOS | LOS/<br>QPD | 26 | 36 | RLOC | )P | CS | | | 23 | 31 | EC1 | | ĪNT | - | 27 | 37 | LLOC | )P | SCL | K | | 24 | 32 | EC2 | 2 | SDI | [ | 28 | 38 | TAOS | QRSS | CLK | Е | Table 3: LXT360 Hardware Controlled Bipolar Mode Signal Descriptions | Pin #<br>DIP/<br>PLCC | Pin #<br>QFP <sup>4</sup> | Symbol | I/O <sup>2</sup> | Description | | |-----------------------|---------------------------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11 | 391 | MCLK | DI | <b>Master Clock</b> . Connect to 1.544 MHz for T1 operation; to 2.048 MHz for E1. MCLK input requires an external, independent clock signal to generate internal clocks. Required accuracy is better than ± <b>32 ppm</b> with a typical duty cycle of 50%. Upon Loss of Signal (LOS), RCLK is derived from MCLK. | | | 21 | 41 <sup>1</sup> | TCLK | DI | <b>Transmit Clock</b> . 1.544 MHz or 2.048 MHz clock input. Transceiver samples TPOS and TNEG on the falling edge of TCLK | | | 3 4 | 42<br>43 | TPOS<br>TNEG | DI | <b>Transmit Data – Positive and Negative</b> . In the Bipolar I/O mode, these pins are the positive and negative sides of a bipolar input pair. Data to be transmitted onto the twisted-pair line is input at these pins. Table 4 describes Unipolar Mode functions. | | | 51 | 2 | MODE | DI | Mode Select. Connecting MODE Low puts the LXT360 in the Hardware Mode. In Hardware Mode, the serial interface is disabled and hardwired pins are used to control configuration and report status. Connecting MODE to Midrange <sup>3</sup> activates the Hardware Mode and enables the B8ZS/HDB3 encoder/decoder and Unipolar Mode. Connecting MODE High puts the LXT360 in the Host Mode. In the Host Mode, the serial interface controls the LXT360 and displays its status. | | | 6 7 | 3 4 | RNEG<br>RPOS | DO | Receive Data – Negative and Positive. In the Bipolar I/O mode, these pins are the positive and negative sides of a bipolar output pair. Data recovered from the line interface is output on these pins. A signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP/RRING. RNEG/RPOS outputs are Non-Return-to-Zero. Both outputs are stable and valid on the rising edge of RCLK. Refer to Table 4 for Unipolar Mode function descriptions. | | | 8 | 15 | RCLK | DO | <b>Recovered Clock</b> . The clock recovered from the line input signal is output on this pin. Under LOS conditions there is a smooth transition from RCLK signal (derived from the recovered data) to MCLK signal at the RCLK output. | | | 9 | 7 | TRSTE | DI | <b>Tristate</b> . Connecting <b>TRSTE</b> High forces all output pins to a high impedance state. Connecting TRSTE Low sets LXT360 to the Hardware Bipolar Mode. Connecting TRSTE to Midrange <sup>3</sup> enables the Unipolar Mode. (See Table 4 for Unipolar function descriptions.) | | | 10 | _ | n/c | _ | No connection. Leave this pin floating. | | <sup>1.</sup> These pins do not change function as the operating mode changes. Tables 4 through 6 do not describe these pins. <sup>2.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. <sup>3.</sup> Midrange is a voltage level such that 2.3 V $\leq$ Midrange $\leq$ 2.7 V or the pin may float. 4. Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (n/c). Table 3: LXT360 Hardware Controlled Bipolar Mode Signal Descriptions - continued | Pin #<br>DIP/<br>PLCC | Pin #<br>QFP <sup>4</sup> | Symbol | I/O <sup>2</sup> | Description | | | |------------------------------------|------------------------------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11 | 10 | JASEL | DI | <b>Jitter Attenuation Select</b> . Selects jitter attenuation location. Connecting JASEL High activates the jitter attenuator in the receive path. Connecting JASEL Low activates the jitter attenuator in the transmit path. Connecting JASEL to Midrange <sup>3</sup> disables JA. | | | | 12 | 13 | LOS | DO | Loss of Signal Indicator. In T1 modes, LOS goes High on receipt of 175 consecutive spaces and returns Low when the received signal reaches a mark density of 12.5% (determined by receipt of 16 marks within a sliding window of 128 bits with fewer than 100 consecutive zeros). In E1 modes, LOS goes High on receipt of 32 consecutive spaces, and returns Low when the receiver detects 12.5% mark density (determined by receipt of 4 marks within a sliding window of 32 bits with fewer than 16 consecutive zeros). The transceiver outputs received marks on RPOS and RNEG even when LOS is High. | | | | 13 <sup>1</sup><br>16 <sup>1</sup> | 15 <sup>1</sup><br>19 <sup>1</sup> | TTIP<br>TRING | AO | <b>Transmit Tip and Ring</b> . Differential Driver Outputs. These outputs are designed to drive a 50 - 200 $\Omega$ load. The transformer and line matching resistors should be selected to give the desired pulse height and return loss performance. | | | | 14 <sup>1</sup> | 16 <sup>1</sup> | TGND | | <b>Ground</b> return for the transmit drivers power supply TVCC. | | | | 15 <sup>1</sup> | 18 <sup>1</sup> | TVCC | DI | +5 VDC Power Supply input for the transmit drivers. TVCC must not vary from VCC by more than $\pm$ 0.3 V. | | | | 17 | 20 | EC4 | DI | <b>Equalization Control 4</b> . Used with EC3-1 (pins 23-25) for <b>pulse equalization</b> and LBO settings. | | | | 181 | 211 | NLOOP | DO | <b>Network Loopback Detection</b> . If the LXT360 is configured to detect Network Loopback (NLOOP) (by connecting the RLOOP pin to Midrange <sup>3</sup> ), this pin goes High when an Inband Network Loopback has been activated by the reception of a 00001 pattern for five seconds. NLOOP is reset by reception of 001 for five seconds, or by activation of RLOOP. | | | | 19 <sup>1</sup><br>20 <sup>1</sup> | 24 <sup>1</sup><br>25 <sup>1</sup> | RTIP<br>RRING | AI | Receive Tip and Ring. The AMI signal received from the line is applied at these pins. A 1:1 transformer is required. Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG, and RCLK pins. | | | | 21 <sup>1</sup> | 27 <sup>1</sup> | VCC | | +5 VDC Power Supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TVCC.) | | | | 221 | 29 <sup>1</sup> | GND | | Ground return for power supply VCC. | | | <sup>1.</sup> These pins do not change function as the operating mode changes. Tables 4 through 6 do not describe these pins. <sup>2.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. 3. Midrange is a voltage level such that $2.3 \text{ V} \leq \text{Midrange} \leq 2.7 \text{ V}$ or the pin may float. <sup>4.</sup> Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (*n/c*). Table 3: LXT360 Hardware Controlled Bipolar Mode Signal Descriptions - continued | Pin #<br>DIP/<br>PLCC | Pin #<br>QFP <sup>4</sup> | Symbol | I/O <sup>2</sup> | Description | | |-----------------------|---------------------------|-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23<br>24<br>25 | 31<br>32<br>35 | EC1<br>EC2<br>EC3 | DI | <b>Equalization Control 3-1</b> . EC4-1 (including pin 17) define the <b>Pulse Equalization</b> , <b>Line Build Outs</b> and <b>Equalizer Gain Limit</b> settings. See Table 12 for additional details. | | | 26 | 36 | RLOOP | DI | <b>Remote Loopback.</b> When held High, the clock and data inputs from the framer (TPOS/TNEG or TDATA) are ignored and the data received from the twisted-pair line is transmitted back onto the line at the RCLK frequency. During remote loopback, the device ignores the in-line encoders/decoders. Connecting this pin to Midrange enables Network Loopback. See Figure 8. | | | 27 | 37 | LLOOP | DI | Local Loopback. When held High, the data on TPOS and TNEG loops back digitally to RPOS and RNEG outputs (through JA if enabled). Connecting this pin to Midrange <sup>3</sup> enables Analog Loopback (TTIP and TRING looped back to RTIP and RRING). See Figures 5, 6, and 7. | | | 28 | 38 | TAOS | DI | <b>Transmit All Ones</b> . When held High the transmit data inputs are ignored and the LXT360/361 transmits a stream of 1s at the TCLK frequency. (If TCLK is not supplied, MCLK is the transmit clock reference.) TAOS is inhibited during Remote Loopback. Connecting this pin to Midrange enables QRSS pattern generation and detection. See Figure 5, 10, and 11. | | <sup>1.</sup> These pins do not change function as the operating mode changes. Tables 4 through 6 do not describe these pins. Table 4: LXT360 Hardware Controlled Unipolar Mode Signal Assignments | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP | Symbol | I/O <sup>1</sup> | Description | |-----------------------|-------------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 42 | TDATA | DI | <b>Transmit Data</b> . Unipolar input for data to be transmitted onto the twisted-pair line. | | 4 | 43 | INSBPV | DI | <b>Insert Bipolar Violation</b> . This pin is sampled on the falling edge of TCLK to control Bipolar Violation Insertions in the transmit data stream. A Low-to-High transition is required to insert subsequent BPVs. | | 6 | 3 | BPV | DO | <b>Bipolar Violation.</b> BPV goes High to report receipt of a bipolar violation from the line. This is an NRZ output, valid on the rising edge of RCLK. | | 7 | 4 | RDATA | DO | <b>Receive Data</b> . RDATA is a unipolar NRZ output of data recovered from the line interface. In Hardware Mode RDATA is stable and valid on the rising edge of RCLK. | I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. Midrange is a voltage level such that 2.3 V ≤ Midrange ≤ 2.7 V or the pin may float. Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (n/c). Table 5: LXT360 Hardware Controlled QRSS Unipolar Mode Signal Assignments | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP | Symbol | I/O <sup>1</sup> | Description | |-----------------------|-------------|--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 42 | INSLER | DI | <b>Insert Logic Error</b> . When this pin goes from Low to High, the transceiver inserts a logic error into the transmitted QRSS data pattern. The error follows the data flow in whatever loopback mode is in effect. The LXT360 samples this pin on the falling edge of TCLK (or MCLK, if TCLK is not present). | | 4 | 43 | INSBPV | DI | <b>Insert Bipolar Violation</b> . When this pin goes from Low to High, the transceiver inserts a bipolar violation error into the transmitted QRSS data pattern. A subsequent insertion requires another Low to High transition. The LXT360 samples this pin on the falling edge of TCLK (or MCLK, if TCLK is not present). | | 6 | 3 | BPV <sup>3</sup> | DO | <b>Bipolar Violation</b> . BPV goes High to report receipt of a bipolar violation from the twisted-pair line. This is an NRZ output, valid on the rising edge of RCLK. | | 7 | 4 | RDATA <sup>3</sup> | AO | <b>Received Data</b> . RDATA is a unipolar NRZ output of data recovered from the line interface. In hardware Mode, RDATA is stable and valid on the rising edge of RCLK. | | 12 | 13 | LOS/<br>QPD | DO | Loss of Signal/QRSS Pattern Detect. This pin acts as a QPD indicator as well as LOS indicator. The QRSS Pattern synchronization criterion is fewer than four errors in 128 bits. In this mode, as long as the transceiver does not detect a QRSS pattern QPD stays High. As soon as the device does detect a QRSS pattern, the pin goes Low; any bit errors cause QPD to go High for half a clock cycle. This output can trigger an external error counter. An LOS condition will also make this pin go High. See Figure 11. | | 28 | 38 | QRSS | DI | <b>QRSS</b> . Setting this pin to Midrange <sup>2</sup> , enables QRSS pattern generation and detection. The transceiver transmits the QRSS pattern at the TCLK rate (or MCLK, if TCLK is not present). | <sup>1.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. # Table 6: LXT360 Host Controlled Bipolar Mode Signal Assignments <sup>1,2</sup> | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP <sup>4</sup> | Symbol | I/O <sup>3</sup> | Description | |-----------------------|--------------------------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 2 | MODE | DI | <b>Mode</b> . Connecting MODE High puts the LXT360 in Host Mode. In Host Mode, the serial interface controls the LXT360 and displays its states. | | 6<br>7 | 3 4 | RNEG<br>RPOS | DO | Received Data—Negative and Positive. In the Bipolar I/O Mode, these pins are the negative and positive sides of a bipolar output pair. The transceiver outputs the data recovered from the line interface on these pins. A signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING. A signal on RPOS corresponds to receipt of a positive signal on RTIP/RRING. RNEG/RPOS outputs are Non-Return-to-Zero (NRZ). CLKE determine the clock edge at which these outputs are stable and valid. See Figure 19. | <sup>1.</sup> For pins not described in this table, see Table 3. Pin out for data pins in Unipolar and QRSS Modes remains the same as in Tables 4 and 5. In Host Mode, the control pins (23-28) change as shown in Table 6. <sup>4.</sup> Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (n/c). <sup>2.</sup> Midrange is a voltage level such that 2.3 V $\leq$ Midrange $\leq$ 2.7 V or the pin may float. <sup>3.</sup> In QRSS Bipolar Mode, pins 6 and 7 for NE/PE pckg. or 3 and 4 for QE pckg. act as RNEG and RPOS, respectively. <sup>2.</sup> In QRSS Bipolar Mode, pins 6 and 7 seven act as RNEG and RPOS, respectively. <sup>3.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. Table 6: LXT360 Host Controlled Bipolar Mode Signal Assignments—continued 1,2 | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP <sup>4</sup> | Symbol | I/O <sup>3</sup> | Description | | |-----------------------|--------------------------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 9 | 7 | TRSTE | DI | <b>Tristate</b> . Connecting TRSTE High forces all output pins to high-impedance state. Connect this pin Low for normal operation. | | | 10 | _ | n/c | _ | Not connected. | | | 11 | 10 | n/c | _ | Connect Low. | | | 17 | 20 | n/c | _ | Connect Low. | | | 18 | 21 | NLOOP | DO | <b>Network Loopback</b> . This pin goes High when an Inband Network Loopback has been activated. | | | 23 | 31 | INT | DO | Interrupt (Active Low–Maskable). INT goes Low to flag the host when any of the LOS, NLOOP, AIS, QRSS, DFMS or DFMO changes state or when there is an Elastic Store overflow or underflow. INT is an open drain output which requires a connection to power supply VCC through a resistor. Reset INT by writing a one to the respective bit in the Interrupt Clear Register. | | | 24 | 32 | SDI | DI | <b>Serial Data Input</b> . Input port for the 16-bit serial address/command and data word. LXT360 samples SDI on the rising edge of SCLK. See Figures 20 and 21. | | | 25 | 35 | SDO | DO | <b>Serial Data Output</b> . If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes to a high-impedance state when the serial port is being written to or when CS is High. See Figure 21. | | | 26 | 36 | CS | DI | <b>Chip Select</b> (Active Low). This input is used to access the serial interface. For each read or write operation, <b>CS</b> must transition from High to Low, and remain Low. | | | 27 | 37 | SCLK | DI | <b>Serial Clock</b> . This clock is used to write data to or read data from the serial interface registers. The clock frequency can be any rate up to 2.048 MHz. | | | 28 | 38 | CLKE | DI | <b>Clock Edge</b> . Setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK, with SDO valid on the rising edge of SCLK. Setting CLKE Low makes RPOS and RNEG valid on the rising edge of RCLK and SDO valid on the falling edge of SCLK. | | <sup>1.</sup> For pins not described in this table, see Table 3. Pin out for data pins in Unipolar and QRSS Modes remains the same as in Tables 4 and 5. In Host Mode, the control pins (23-28) change as shown in Table 6. <sup>2.</sup> In QRSS Bipolar Mode, pins 6 and 7 seven act as RNEG and RPOS, respectively. <sup>3.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. <sup>4.</sup> Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (*n/c*). Figure 2: LXT361 Bipolar Mode Pin Assignments Table 7: LXT361 Clock and Data Pin Assignments by Mode<sup>1</sup> | Ü , | | | | | | | | | | | |---------------|--------------|-----------------------------------|----------------------------------|----------------------------------|------------------------------|--|--|--|--|--| | Pin #<br>DIP/ | Pin #<br>QFP | External D | ata Modes | QRSS Modes | | | | | | | | PLCC | QFF | Bipolar Mode | Unipolar Mode | Bipolar Mode | Unipolar Mode | | | | | | | 1 | 39 | MCLK | | | | | | | | | | 2 | 41 | | TC | LK | | | | | | | | 3 | 42 | TPOS | TDATA | INS | LER | | | | | | | 4 | 43 | TNEG | INSBPV | INSBPV | | | | | | | | 1. Data pi | ns change | based on whether external data of | or internal QRSS mode is active. | These pins remain the same in bo | oth Hardware and Host Modes. | | | | | | Table 7: LXT361 Clock and Data Pin Assignments by Mode<sup>1</sup> | Pin #<br>DIP/ | Pin#<br>QFP | External D | ata Modes | QRSS | Modes | | | | | |---------------|-------------|-----------------------------------|----------------------------------|---------------------------------|------------------------------|--|--|--|--| | PLCC | QFF | Bipolar Mode | Unipolar Mode | Bipolar Mode | Unipolar Mode | | | | | | 6 | 3 | RNEG | BPV | RNEG | BPV | | | | | | 7 | 4 | RPOS | RDATA | RPOS | RDATA | | | | | | 8 | 5 | | RC | LK | | | | | | | 13 | 15 | | TT | TIP | | | | | | | 14 | 16 | | TG | ND | | | | | | | 15 | 18 | | TV | CC | | | | | | | 16 | 19 | | TRI | NG | | | | | | | 19 | 24 | | RT | TIP | | | | | | | 20 | 25 | | RRI | NG | | | | | | | 21 | 27 | VCC | | | | | | | | | 22 | 29 | GND | | | | | | | | | 1. Data pi | ns change | based on whether external data of | or internal QRSS mode is active. | These pins remain the same in b | oth Hardware and Host Modes. | | | | | Table 8: LXT361 Processor Interface Pins | Pin #<br>DIP/ | Pin #<br>QFP | Address/Da | ata Bus Type | Pin #<br>DIP/ | Pin #<br>QFP | Address/Da | ata Bus Type | | |---------------|--------------|------------|--------------|---------------|--------------|------------|--------------|--| | PLCC | QFF | Intel | Motorola | PLCC | QFF | Intel | Motorola | | | 5 | 2 | ALE | ĀS | 25 | 35 | AD2 | | | | 9 | 7 | RD | DS | 26 | 36 | A | .D3 | | | 12 | 13 | WR | R/W | 27 | 37 | A | .D4 | | | 17 | 20 | 7 | CS | 28 | 38 | A | .D5 | | | 18 | 21 | п | NT | 10 | 9 | A | .D6 | | | 23 | 31 | A | D0 | 11 | 10 | AD7 | | | | 24 | 32 | A | D1 | | | | | | **Table 9: LXT361 Bipolar Mode Signal Assignments** | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP <sup>2</sup> | Symbol | I/O <sup>1</sup> | Description | |-----------------------|--------------------------|---------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 39 | MCLK | DI | <b>Master Clock</b> . Connect to 1.544 MHz for T1 operation; to 2.048 MHz for E1. MCLK requires an external, independent input to generate internal clocks. Required accuracy is ± 32 ppm with a typical duty cycle of 50%. Upon Loss of Signal (LOS), the transceiver derives RCLK from MCLK. | | 2 | 41 | TCLK | DI | <b>Transmit Clock</b> . 1.544 MHz or 2.048 MHz bit rate clock input. The transceiver samples TPOS and TNEG on the falling edge of TCLK | | 3 4 | 42<br>43 | TPOS<br>TNEG | DI | <b>Transmit Data – Positive and Negative</b> . In the Bipolar I/O Mode, these pins are the positive and negative sides of a bipolar input pair. Data for transmission onto the twisted-pair line is input at these pins. | | 5 | 2 | ALE<br>AS | DI | Address Latch Enable/Address Strobe (Active Low). Connects to Intel (ALE) or Motorola (AS) signal. On Motorola bus, this signal is Active Low. Leaving this pin floating forces all output pins into a high impedance state. | | 6<br>7 | 3 4 | RNEG<br>RPOS | DO | Receive Data – Negative and Positive. In the Bipolar I/O mode, these pins are the positive and negative sides of a bipolar output pair. Data recovered from the line interface is output on these pins. A signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP/RRING. RNEG/RPOS outputs are Non-Return-to Zero. Both outputs are stable and valid on the rising edge of RCLK. Refer to Table 10 for Unipolar Mode function descriptions. | | 8 | 5 | RCLK | DO | <b>Recovered Clock</b> . The output on this pin is the clock recovered from the line input signal. Under LOS conditions there is a smooth transition from RCLK to MCLK output. | | 9 | 7 | RD<br>DS | DI | Read (Active Low)/Data Strobe (Active Low). On an Intel bus, this signal, Read, goes Low to command a read operation. On a Motorola bus, this signal, Data Strobe, goes Low when data is being driven on the address/data bus. Data is valid on the rising edge of DS. | | 10<br>11 | 9<br>10 | AD6<br>AD7 | DI/<br>O<br>DI/<br>O | Address/Data bus lines 6 and 7. Used with pins 24-28 as the address/data bus. | | 12 | 13 | WR<br>R/W | DI | Write (Active Low) or Write/Read. On an Intel bus, driving this signal, Write, Low enables a write operation on the Address/Data bus. On a Motorola bus, driving this signal, Read/Write, High commands a read operation, driving it Low commands a write operation. | | 13<br>16 | 15<br>19 | TTIP<br>TRING | AO | <b>Transmit Tip and Ring</b> . Differential Driver Outputs. The design load for these outputs is $50 - 200 \Omega$ . Select the transformer and line matching resistors to give the desired pulse height. | <sup>1.</sup> I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. 2. Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (n/c). Table 9: LXT361 Bipolar Mode Signal Assignments - continued | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP <sup>2</sup> | Symbol | I/O <sup>1</sup> | Description | |----------------------------------|----------------------------------|----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | 16 | TGND | _ | <b>Ground</b> return for the transmit drivers power supply TVCC. | | 15 | 18 | TVCC | _ | +5 VDC Power Supply input for the transmit drivers. TVCC must not vary from VCC by more than $\pm$ 0.3 V. | | 17 | 20 | CS | DI | Chip Select (Active Low). For each read or write on the Address/Data bus, this pin must go Low during the operation. See Figures 22 and 23 for timing requirements. In the case of a single processor controlling several chips, this is the line it uses to command a specific transceiver. | | 18 | 21 | INT | DO | <b>Interrupt</b> (Active Low). This pin goes Low to signal an interrupt on the chip. To identify the specific interrupt, read the Performance Status Register. To clear or mask an interrupt, write a one to the appropriate bit in the Clear Interrupt Register. | | 19<br>20 | 24<br>25 | RTIP<br>RRING | AI | <b>Receive Tip and Ring</b> . The AMI signal received from the line is applied at these pins. A 1:1 transformer is required. Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG, and RCLK pins. | | 21 | 27 | VCC | _ | +5 VDC Power Supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TVCC.) | | 22 | 29 | GND | _ | Ground return for power supply VCC. | | 23<br>24<br>25<br>26<br>27<br>28 | 31<br>32<br>35<br>36<br>37<br>38 | AD0<br>AD1<br>AD2<br>AD3<br>AD4<br>AD5 | DI/<br>O | Address/Data Lines 0-5. (Also pins 10, 11–AD6 and 7) Conform to Intel and Motorola Address/Data bus specifications. | 1. I/O column entries: DI = Digital Input; DO = Digital Output; DI/O = Digital Input/Output; AI = Analog Input; AO = Analog Output. 2. Pins 1, 6, 8, 11, 12, 14, 17, 22, 23, 26, 28, 30, 33, 34, 40, and 44 are not connected (n/c). Table 10: LXT361 Unipolar Mode Signal Assignments<sup>1</sup> | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP | Symbol | I/O <sup>2</sup> | Description | |-----------------------|-------------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 42 | TDATA | DI | <b>Transmit Data</b> . Unipolar data for transmission onto the twisted-pair line. | | 4 | 43 | INSBPV | DI | <b>Insert Bipolar Violation</b> . Controls bipolar violation insertions, requires Low-to-High transition to insert each violation, the LXT361 samples the signal on the falling edge of TCLK. | | 6 | 3 | BPV | DO | <b>Bipolar Violation</b> . BPV goes High on receipt of a bipolar violation from twisted-pair line. This is an NRZ output, valid on the rising edge of RCLK. | | 7 | 4 | RDATA | DO | <b>Received Data</b> . RDATA is an NRZ output of the data recovered from the line interface. RDATA is valid on the rising edge of RCLK. | <sup>1.</sup> For the descriptions of pins not identified in this table, see Table 9: LXT361 Bipolar Mode Signal Assignments. <sup>2.</sup> I/O column entries DI = digital input; DO = digital output, DI/O = digital input and output; AI = analog input, AO = analog output. Table 11: LXT361 QRSS Unipolar Mode Signal Assignments 1,2 | Pin #<br>DIP/<br>PLCC | Pin#<br>QFP | Symbol | I/O <sup>3</sup> | Description | |-----------------------|-------------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 42 | INSLER | DI | <b>Insert Logic Error</b> . When this pin goes from Low to High, the transceiver inserts a logic error into the transmitted QRSS data pattern. The error follows the data flow in whatever loopback mode is in effect. The LXT361 samples this pin on the falling edge of TCLK (or MCLK, if TCLK is not present). | | 4 | 43 | INSBPV | DI | <b>Insert Bipolar Violation</b> . When this pin goes from Low to High, the transceiver inserts a bipolar violation error into the transmitted QRSS data pattern. A subsequent insertion requires another Low to High transition. The LXT361 samples this pin on the falling edge of TCLK (or MCLK, if TCLK is not present). | | 6 | 3 | BPV | DO | <b>Bipolar Violation</b> . BPV goes High on receipt of a bipolar violation from twisted-pair line. This is an NRZ output, valid on the rising edge of SCLK. | | 7 | 4 | RDATA | DO | <b>Received Data</b> . RDATA is an NRZ output of the data recovered from the line interface. RDATA is valid on the rising edge of RCLK. | <sup>1.</sup> For the descriptions of pins not identified in this table, see Table 9. Figure 3: LXT361 Integrated T1/E1 Transceiver Block Diagram <sup>2.</sup> In QRSS Bipolar Mode, pins 6 and 7 for NE/PE pckg. or 3 and 4 for QE pckg. act as RNEG and RPOS, respectively. <sup>3.</sup> I/O column entries DI = digital input; DO = digital output, DI/O = digital input and output; AI = analog input, AO = analog output. ### **FUNCTIONAL DESCRIPTION** The LXT360 and LXT361 are fully integrated, PCM transceivers for long- or short-haul, 1.544 Mbps (T1) or 2.048 Mbps (E1) applications allowing full-duplex transmission of digital data over existing twisted-pair installations. They interface with two twisted-pair lines (one pair each for transmit and receive) through standard pulse transformers and appropriate resistors. The figure at the front of this Data Sheet shows a block diagram of the LXT360. Control of this chip is via either a serial microprocessor port or, in Hardware Mode, via individual pin settings. Figure 3 is a block diagram of the LXT361. The LXT361 has a parallel port for microprocessor control. Both transceivers provide a high-precision, crystal-less jitter attenuator. The user may place it in the transmit or receive path, or bypass it completely. The transceivers meet or exceed FCC and AT&T specifications for CSU and DSX-1 applications, as well as ANSI T1/E1, and ITU and ETSI requirements for E1 ISDN PRI applications. #### INITIALIZATION During power up, the transceiver remains static until the power supply reaches approximately 3 V. On crossing this threshold, the device begins a 32 ms reset cycle to calibrate the Phase Lock Loops (PLL). The transceiver uses a reference clock to calibrate the PLL; the transmitter reference is TCLK, and the receiver reference clock is MCLK. MCLK is mandatory for chip operation. # **Reset Operation** Reset clears and sets all registers to 0 and resets the status and state machines for the LOS, AIS, NLOOP, and QRSS blocks. In Hardware Mode, holding pins RLOOP, LLOOP and TAOS High for at least one clock cycle resets the device. Writing a 1 to the bit CR2.RESET commands reset in Host Mode. Allow 32 ms for the device to settle after removing all reset conditions. #### TRANSMITTER #### **Digital Data Interface** Input data for transmission onto the line is clocked serially into the device at the TCLK rate. TPOS and TNEG are the bipolar data inputs. TDATA accepts unipolar data. (Setting the TRSTE pin to Midrange enables Hardware Unipolar Mode.) Input data may pass through either the Jitter Attenuator or B8ZS/HDB3 encoder or both. Bit CR1.ENCENB = 1 enables B8ZS/HDB3 encoding in Host Mode. In Hardware Mode, connecting the MODE pin to Midrange selects zero suppression coding. With zero suppression enabled, the ECx inputs (see Table 12) determine the coding scheme (B8ZS for T1 or HDB3 for E1 mode). To select the HDB3 scheme, set EC4-1 to 1000, 1001 or 1010. Other ECx settings select the B8ZS option. The transmit clock (TCLK) supplies input synchronization. The Test Specifications section defines the transmit timing requirements for TCLK and the Master Clock (MCLK). #### **Short Circuit Limit** The transmitter includes a short circuit limiter. This limits the current sourced into a low impedance load. It automatically resets when the load current drops below the limit. The current is determined by the interface circuitry (total resistance on transmit side). In Host Mode, the Performance Status Register flags open circuits in bit PSR.DFMO. A transition on DFMO will provide an interrupt and the transition sets bit TSR.DFMO = 1. Writing a 1 in bit ICR.CDFMO clears the interrupt; leaving a 1 in the bit masks that interrupt. # **Output Drivers** The transceivers transmit data as a 50% line code as shown in Figure 4. Activating the line driver only during a mark reduces power consumption. The output driver is disabled during transmission of a space. Biasing of the transmit DC level is on-chip. Figure 4: 50% Duty Cycle Coding Diagram #### Idle Mode Transmit Idle Mode is a normal operational mode (as opposed to modes) which allows multiple transceivers to be connected to a single line for redundant applications. TTIP and TRING remain in a high impedance state when TCLK is not present. Remote or Dual Loopback, TAOS or any internal transmit patterns temporarily disable the high impedance state as will detection of Network Loop Up code in the receive direction. #### **Pulse Shape** The Equalizer Control inputs (EC4-1) determine the transmitted pulse shape as in Table 12. In Host Mode, the I/O port controls the ECx values. For the LXT360 in Hardware Mode, four individual pins provide the ECx inputs. Shaped pulses meeting the various T1, DS1, DSX-1 and E1 specifications are applied to the AMI line driver for transmission onto the line at TTIP and TRING. The transceivers produce DSX-1 pulses for short-haul T1 applications (settings from 0 dB to +3.0 dB), DS1 pulses for long-haul T1 applications (settings from 0 dB to -22.5 dB), and a G.703 pulse for E1 applications. Refer to the Test Specifications section for pulse mask specifications. #### RECEIVER A 1:1 transformer provides the interface to the twisted-pair line. Recovered data is output at RPOS/RNEG (RDATA in Unipolar Mode), and the recovered clock is output at RCLK. The Test Specifications section shows receiver timing. #### Receiver Equalizer The receive equalizer processes the signal received at RTIP and RRING. The equalizer gain is up to 43 dB in E1 long-haul applications. In T1 long-haul applications, the equalizer control (ECx) input pins or register bits determine the maximum gain applied at the equalizer. With EC1 Low, up to 36 dB of gain may be applied. When EC1 is High, 26 dB is the gain limit to provide an increased noise margin in shorter loop operations. The receiver can accurately recover signals with up to 36 dB of cable attenuation (from 2.4 V) for T1 and up to 43 dB of cable attenuation (from 2.7 V) for E1 operation. ### Data Recovery The transceiver filters the equalized signal and applies it to the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. The data slicers are set at 50% of the peak value to ensure optimum signal-to-noise performance. After processing through the data slicers, the received signal goes to the data and timing recovery section, then to the B8ZS/HDB3 decoder (if selected) and to the receive monitor. The data and timing recovery circuits provide input jitter tolerance significantly better than required by AT&T Pub 62411 and ITU G.823. See the Test Specifications section. # **Digital Data Interface** In either Host or Hardware Control Mode the recovered data goes to the Loss of Signal (LOS) Monitor. In Host Control Mode, it also goes through the Alarm Indication Signal (AIS, Blue Alarm) Monitor. The jitter attenuator circuit may be enabled or disabled in the receive data path or the transmit path. Received data may go through either the B8ZS or HDB3 decoder or neither. Finally, the device may send the digital data to the framer as either unipolar or bipolar data. When transmitting unipolar data to the framer, the device reports receiving bipolar violations by driving the BPV pin High. During E1 operation in Host Control Mode, the device can report HDB3 code violations and Zero Substitution Violations on the BPV pin. The diagnostics section explains these options in more detail. #### **Receiver Monitor Mode** The receive equalizer of the LXT360/361 can be used in Monitor Mode applications. Monitor Mode applications are those requiring a resistive attenuation of the signal in addition to a small amount of cable attenuation (less than 6 dB). Setting bit CR3.EQZMON = 1 configures the device to work in its Monitor Mode. The device must be in its long-haul receiver mode (set bits CR1.ECx = 0xx0 or 1001 or 1010) for Monitor Mode. This feature is not available in the LXT360 Hardware Mode. With the device in Monitor Mode, the receive equalizer handles signals attenuated resistively by 20 to 30 dB, along with 0 to 6 dB of cable attenuation for both E1 and T1 applications. #### JITTER ATTENUATION A Jitter Attenuation Loop (JAL) with an Elastic Store (ES) provides jitter attenuation as shown in the Test Specifications section. The JAL requires no special circuitry, such as an external quartz crystal or high-frequency clock (higher than the line rate). Its timing reference is the master clock, MCLK. # LXT360/361 Integrated T1/E1 LH/SH Transceivers In Hardware Control Mode the ES is a 32 x 2-bit register. Setting the JASEL pin High places the JA circuitry in the received data path; setting JASEL Low places the JA in the transmit data path; tying it to Midrange disables the JA. In Host Mode, bit CR1.JASEL0 enables or disables the JA circuit. With bit CR1.JASEL0 = 1, bit CR1.JASEL1 controls the JA circuit placement (see Table 17). The ES can be either a $32 \times 2$ -bit or $64 \times 2$ -bit register depending on the value of bit CR3.ES64 (see Table 19.) The device clocks data into the ES using either TCLK or Receiver Recovered Clock depending on whether the JA circuitry is in the transmit or receive data path, respectively. Data is shifted out of the elastic store using the dejittered clock from the JAL. When the FIFO is within two bits of overflowing or underflowing, the ES adjusts the output clock by $^{1}/_{8}$ of a bit period. The ES produces an average delay of 16 bits (or 32 bits, with the 64-bit ES option selected in Host Control Mode) in the associated data path. When the Jitter Attenuator is in the receive path, the output RCLK transitions smoothly to MCLK in the event of an LOS condition. The Transition Status Register bits TSR.ESOVR and TSR.ESUNF indicate an overflow or underflow, respectively, in the ES. These are sticky bits: once set to 1, they remain set until the host reads the register. The ES can also provide a maskable interrupt on either overflow or underflow. Table 12: Equalizer Control Input Settings | EC4 | EC3 | EC2 | EC1 <sup>1</sup> | Function | Pulse | Cable | Gain | Coding <sup>2</sup> | |-----|-----|-----|------------------|---------------|---------------------|--------------------|-------|---------------------| | 0 | 0 | 0 | 0 | T1 Long Haul | 0.0 dB pulse | 100 Ω TP | 36 dB | B8ZS | | 0 | 0 | 1 | 0 | T1 Long Haul | -7.5 dB pulse | 100 Ω TP | 36 dB | B8ZS | | 0 | 1 | 0 | 0 | T1 Long Haul | -15.0 dB pulse | 100 Ω TP | 36 dB | B8ZS | | 0 | 1 | 1 | 0 | T1 Long Haul | -22.5 dB pulse | 100 Ω TP | 36 dB | B8ZS | | 0 | 0 | 0 | 1 | T1 Long Haul | 0.0 dB pulse | 100 Ω TP | 26 dB | B8ZS | | 0 | 0 | 1 | 1 | T1 Long Haul | -7.5 dB pulse | 100 Ω TP | 26 dB | B8ZS | | 0 | 1 | 0 | 1 | T1 Long Haul | -15.0 dB pulse | 100 Ω TP | 26 dB | B8ZS | | 0 | 1 | 1 | 1 | T1 Long Haul | -22.5 dB pulse | 100 Ω TP | 26 dB | B8ZS | | 1 | 0 | 0 | 0 | E1 Short Haul | ITU G.703 | 120 Ω TP/75 Ω Coax | 12 dB | HDB3 | | 1 | 0 | 0 | 1 | E1 Long Haul | ITU G.703 | 120 Ω TP | 43 dB | HDB3 | | 1 | 0 | 1 | 0 | E1 Long Haul | ITU G.703 | 120 Ω TP/75 Ω Coax | 43 dB | HDB3 | | 1 | 0 | 1 | 1 | T1 Short Haul | 0-133 ft / 0.6 dB | 100 Ω TP | 12 dB | B8ZS | | 1 | 1 | 0 | 0 | T1 Short Haul | 133-266 ft / 1.2 dB | 100 Ω TP | 12 dB | B8ZS | | 1 | 1 | 0 | 1 | T1 Short Haul | 266-399 ft / 1.8 dB | 100 Ω TP | 12 dB | B8ZS | | 1 | 1 | 1 | 0 | T1 Short Haul | 399-533 ft / 2.4 dB | 100 Ω TP | 12 dB | B8ZS | | 1 | 1 | 1 | 1 | T1 Short Haul | 533-655 ft / 3.0 dB | 100 Ω TP | 12 dB | B8ZS | <sup>1.</sup> EC1 sets the receive equalizer gain (EGL) during T1 long-haul operation. <sup>2.</sup> When enabled. #### **DIAGNOSTIC MODE OPERATION** LXT360/361 offers multiple diagnostic modes as shown in Table 13. In Hardware Mode, the diagnostic modes are selected by a combination of pin settings. In Host Mode, the diagnostic modes are selected by writing appropriate bits in the Diagnostic Control Register. Table 13: Diagnostic Mode Availability | Diagnostic Mode | Availa | ability <sup>1</sup> | Host Mode <sup>2</sup> | |--------------------------------------------------|----------|----------------------|------------------------| | | H/W | Host | - Maskable | | Loopback Modes | <u>'</u> | 1 | | | Local Loopback (LLOOP) | Yes | Yes | No | | Analog Loopback (ALOOP) | Yes | Yes | No | | Remote Loopback (RLOOP) | Yes | Yes | No | | In-band Network Loopback (NLOOP) | Yes | Yes | Yes | | Dual Loopback (DLOOP) | Yes | Yes | No | | Internal Data Pattern Generation and Detection | | | | | Transmit All Ones (TAOS) | Yes | Yes | No | | Quasi-Random Signal Source (QRSS) | Yes | Yes | Yes | | In-band loop up/down code generator | No | Yes | No | | Error Insertion and Detection | | | | | Bipolar Violation Insertion (INSBPV) | Yes | Yes | No | | Logic Error Insertion (INSLER) | Yes | Yes | No | | Bipolar Violation Detection (BPV) | Yes | Yes | No | | Logic Error Detection, QRSS (QPD) | Yes | Yes | No | | HDB3 Code Violation Detection (CODEV) | No | Yes | No | | HDB3 Zero violation Detection (ZEROV) | No | Yes | No | | Alarm Condition Monitoring | | | | | Receive Loss of Signal (LOS) monitoring | Yes | Yes | Yes | | Receive Alarm Indication Signal (AIS) monitoring | No | Yes | Yes | | Transmit Driver Failure Monitoring—Open (DFMO) | No | Yes | Yes | | Elastic store overflow and underflow monitoring | No | Yes | Yes | | Other Diagnostic Reports | | | | | Receive Line Attenuation Indicator (LATN) | No | Yes | No | | Built-In Self Test (BIST) | No | Yes | Yes | <sup>1.</sup> In Hardware Control Mode, a combination of pin settings selects the Diagnostics Modes; in Host Control Mode, writing appropriate bits in the Control Registers selects the Diagnostic Modes. <sup>2.</sup> Host Control Mode allows interrupt masking by writing a "1" to the corresponding bit in the Interrupt Clear Register. Hardware Control Mode has no interrupt masking feature. #### **LOOPBACK MODES** #### **NOTE** Hardware Mode pins discussed in this section refer to the LXT360 only. # **Local Loopback** See Figures 5 and 6. In Hardware Mode, Local Loopback (LLOOP) is selected by tying LLOOP High; in Host Mode, by setting CR2.ELLOOP to 1. LLOOP inhibits the receiver circuits. The transmit clock and data inputs (TCLK and TPOS/TNEG or TDATA) loop back through the jitter attenuator (if enabled) and show up at RCLK and RPOS/RNEG or RDATA. (During LLOOP, the JASEL input is strictly an Enable/Disable control; it does not affect the placement of the JAL. If JA is enabled, it is active in the loopback circuit. If JA is bypassed, it is not active in the loopback circuit.) The transmitter circuits are unaffected by LLOOP. LXT360/361 transmits the TPOS/TNEG or TDATA inputs (or a stream of 1s if TAOS is asserted) normally. When used in this mode, the transceiver can function as a stand-alone jitter attenuator. Figure 5: TAOS with LLOOP (JA Selected) Figure 6: Local Loopback (JA Selected) # **Analog Loopback** See Figure 7. Analog Loopback (ALOOP) exercises the maximum number of functional blocks. ALOOP operation disconnects the RTIP/RRING inputs from the line and routes the transmit outputs back into the receive inputs. This tests the encoders/decoders, jitter attenuator, transmitter, receiver and timing recovery sections. In Hardware Mode, tying pin 27 to Midrange commands Analog Loopback; in Host Mode, writing a 1 to bit CR2.EALOOP enables the function. The ALOOP function overrides all other loopback modes. Figure 7: Analog Loopback (JA Selected) # **Remote Loopback** See Figure 8. In Remote Loopback (RLOOP) mode, the device ignores the transmit data and clock inputs (TCLK and TPOS/TNEG or TDATA), and bypasses the in-line encoders/decoders. The RPOS/RNEG or RDATA outputs loop back through the transmit circuits to TTIP and TRING at the RCLK frequency. The RLOOP command does not affect the receiver circuits which continue to output the RCLK and RPOS/RNEG or RDATA signals received from the twisted-pair line. In Host Mode, command RLOOP by writing a 1 to bit CR2.ERLOOP. In Hardware Mode, RLOOP is commanded by setting pin 26 High. # **Network Loopback** Network Loopback (NLOOP) can be initiated only when the Network Loopback detect function is enabled. In Host Mode, writing a 1 to CR2.ENLOOP enables NLOOP detection. In Hardware Mode, setting RLOOP to Midrange enables Network Loopback detection. With NLOOP detection enabled, the receiver looks for the NLOOP data patterns (00001 = enable, 001 = disable) in the input data stream. When the receiver detects an NLOOP enable data pattern repeated for a minimum of five seconds, the device enables RLOOP. The device responds to both framed and unframed NLOOP patterns. Once NLOOP detection is enabled at the chip and activated by the appropriate data pattern, it is identical to Remote Loopback (RLOOP). NLOOP is disabled by receiving the 001 pattern for five seconds, or by activating RLOOP or ALOOP, or by disabling NLOOP detection. The device goes into Dual Loopback Mode (DLOOP) in the case where it detects both the NLOOP and LLOOP functions. ### **Dual Loopback** See Figure 9. To select Dual Loopback (DLOOP), set both RLOOP and LLOOP High in Hardware Mode or set bits CR2.ERLOOP and CR2.ELLOOP to 1 in Host Mode. In DLOOP mode, the transmit clock and data inputs (TCLK and TPOS/TNEG or TDATA) loop back through the Jitter Attenuator (unless disabled) to RCLK and RPOS/RNEG or RDATA. The data and clock recovered from the twisted-pair line loop back through the transmit circuits to TTIP and TRING without jitter attenuation. Figure 8: Remote Loopback (JA Selected) Figure 9: Dual Loopback # INTERNAL PATTERN GENERATION AND DETECTION #### Transmit All Ones See Figure 10. In Transmit All Ones (TAOS) Mode the transceiver ignores the TPOS and TNEG inputs and transmits a continuous stream of 1s at the TCLK frequency. (With no TCLK, the TAOS output clock is MCLK.) This can be used as the Alarm Indication Signal (AIS—also called the Blue Alarm). In Host Mode, TAOS is commanded by writing a 1 to bit CR2.ETAOS. In Hardware Mode setting pin 28 High does so. Both TAOS and Local Loopback can occur simultaneously as shown in Figure 5, but Remote Loopback inhibits TAOS. When both TAOS and LLOOP are active, TCLK and TPOS/TNEG loop back to RCLK and RPOS/RNEG through the jitter attenuator (if enabled), and an all ones pattern goes to TTIP/TRING. Figure 10: TAOS Data Path # **Quasi-Random Signal Source (QRSS)** See Figure 11. For T1 operation, the Quasi-Random Signal Source (QRSS) is a 2<sup>20</sup>-1 pseudo-random bit sequence (PRBS) with no more than 14 consecutive zeros. For E1 operation, QRSS is 2<sup>15</sup>-1 PRBS with inverted output. Both Hardware and Host Modes allow QRSS Mode. The QRSS pattern is normally locked to TCLK; but if there is no TCLK, MCLK is the clock source. Bellcore Pub 62411 defines the T1 QRSS transmit format and ITU G.703 defines the E1 format. Connecting TAOS (pin 28) Midrange enables QRSS transmission in Hardware Mode. In Host Mode, setting bits CR2.EPAT0 = 0 and CR2.EPAT1=1 enables this function. With QRSS transmission enabled, it is possible to insert a logic error into the transmit data stream by causing a Low-to-High transition on INSLER (pin 3). However, if no logic or bit errors are to be inserted into the QRSS pattern, INSLER must remain Low. Logic Error insertion waits until the next bit if the current bit is "jammed". (When there are more than 14 consecutive 0s, the output is jammed to a 1.) Furthermore a bipolar violation in the QRSS pattern is possible by causing a Low-to-High transition on INSBPV (pin 4) without regard to whether the device is in bipolar or unipolar operating mode. Figure 11: QRSS Mode Choosing QRSS Mode also enables the QRSS Pattern Detection (QPD) in the receive path. The QRSS pattern is synchronized when there are fewer than four errors in 128 bits. After achieving synchronization the device drives QPD (pin 12) Low (QPD output is available on LXT360 only). The LXT361 does not support bit error detection in QRSS Mode. In the LXT360 QRSS Mode, any subsequent bit error in the QRSS pattern causes QPD to go High for half an RCLK clock cycle (the precise relationship to RCLK depends on the value of CLKE-when CLKE is Low, QPD goes High while RCLK is High; if CLKE is High, QPD goes High while RCLK is Low). This signal edge can serve as a trigger for an external bit-error counter. An LOS condition or a loss of QRSS synchronization will cause this output to go High continuously. In this case, and with either Unipolar Mode or the encoders/decoders enabled, the BPV pin indicates BPVs, CODEVs or ZEROVs as chosen. Host Mode offers an additional interrupt to indicate that QRSS detection and sychronization have occurred, or that synchronization is lost. This interrupt is available when bit ICR.CQRSS = 0. If the QPD signal triggers a bit error counter, the interrupt could start or reset the counter. Also in Host Mode, the PSR.QRSS bit provides an indication of the QRSS pattern synchronization. This bit goes Low with no QRSS pattern detected (*i.e.*, when there are more than four errors in 128 bits). The TQRSS bit in the Transition Status Register indicates that QRSS status has changed since the last QRSS Interrupt Clear command. # In-Band Network Loop Up or Down Code Generator In Host Mode, LXT360/361 can transmit in-band Network Loop Up or Loop Down code. The Loop Up code is 00001; Loop Down code is 001. A Loop Up code transmission occurs when Control Register #2 bits EPAT0 = 1 and EPAT1 = 0. A Loop Down code transmission requires that both EPAT0 and EPAT1 = 1. With this mode enabled, logic errors and bipolar violations can be inserted into the transmit data stream. Inserting a logic error requires a Low-to-High transition in INSLER (pin 3). (If there are no logic or bit errors to insert, INSLER must remain Low.) Inserting a bipolar violation requires a Low-to-High transition on INSBPV (pin 4), independent of Unipolar or Bipolar operation. #### ERROR INSERTION AND DETECTION # **Bipolar Violation Insertion** (INSBPV) In Unipolar Mode, both Hardware and Host Modes provide for Bipolar Violation Insertion (INSBPV). Choosing Unipolar Mode configures pin 4 as INSBPV. Bipolar violation insertion requires a Low-to-High transition on INSBPV. Sampling occurs on the falling edge of TCLK. When INSBPV goes High a BPV is inserted on the next available mark except in the four following situations: - Zero suppression (HDB3 or B8ZS) is not violated - If LLOOP and TAOS are both active, the BPV is looped back to RNEG/BPV indicator and the line driver transmits all ones with no violation. - BPV insertion is disabled with RLOOP (remote loop-back) active - BPV insertion is disabled with NLOOP asserted (pin 10 High). With the LXT360/361 configured to transmit internally generated data patterns (QRSS or NLOOP), a BPV can be inserted on the transmit pattern independent of whether the device is in the unipolar or bipolar mode of operation. #### **LOGIC ERROR INSERTION (INSLER)** When configured to transmit internally generated data patterns (QRSS or NLOOP Up/Down codes), the device can insert a logic error on the transmit data pattern when there is a Low-to-High transition on INSLER. In QRSS Mode, there is no logic error insertion on a jammed bit (a bit forced to one to suppress transmission of more than 14 consecutive zeros). The transceiver treats data patterns the same way it treats data applied to TPOS/TNEG, so the inserted logic error will follow the data flow path as defined by the loopback mode in effect. #### Logic Error Detection (QPD) (LXT360 Only) After receiving pattern synchronization when configured in the QRSS Mode, LXT360 reports logic errors on QPD (pin 12). To indicate a logic error, this pin goes High for half an RCLK cycle (during the High period of RCLK if CLKE is Low but during the Low RCLK period if CLKE is High). To tally logic errors, connect an error counter to QPD. A continuous logic one on this pin indicates loss of either the QRSS pattern lock or LOS condition. The QRSS section has additional details on QRSS pattern lock criteria. # **Bipolar Violation Detection (BPV)** With the internal encoders/decoders enabled or when configured in Unipolar Mode, the LXT360/361 reports received Bipolar Violations at BPV (pin 6). The pin goes High for a full clock cycle to indicate receipt of a BPV. However, if the encoders/decoders are enabled, LXT360/361 does not report bipolar violations due to the line coding scheme. #### **HDB3 Code Violation Detection** (CODEV) LXT360/361 can detect HDB3 code violations in Host Mode with HDB3 encoders enabled. This requires CR1.ENCENB = 1 and CR1.EC4-1 = 100x or 1010, which establishes E1 operation. To enable CODEV, set bit CR4.CODEV = 1. An HDB3 code violation (CODEV) occurs when the device receives two consecutive bipolar violations of the same polarity (refer to ITU O.161). With CODEV detection enabled, LXT360/361 reports a violation on the BPV pin along with received BPVs and ZEROVs (if these options are enabled). LXT360/361 forces the BPV pin High for a full RCLK cycle to report a CODEV. # **HDB3 Zero Substitution Violation Detection** (ZEROV) With encoders/decoders enabled, the LXT360/361 can detect HDB3 zero substitution violations (ZEROV) in Host Mode. This requires CR1.ENCENB = 1 and CR1.EC4-1 = 100x or 1010, which establish E1 operation, and CR4.ZEROV = 1. LXT360/361 forces the BPV pin High for a full RCLK cycle to report a ZEROV. An HDB3 ZEROV is the receipt of four or more consecutive zeros. This does not occur with correctly encoded HDB3 data unless there are transmission errors. With ZEROV detection enabled, the device reports a violation on the BPV pin along with received BPVs and CODEVs (if these options are enabled). #### **ALARM CONDITION MONITORING** #### Loss of Signal (LOS) The LXT360/361 Loss of Signal (LOS) monitor function is compatible with ITU G.775 and ETSI 300233. The receiver LOS monitor loads a digital counter at the RCLK frequency. The count increments with each received 0 and the counter resets to 0 on receipt of a 1. When the count reaches "n" 0s, the LOS flag goes High, and the MCLK replaces the recovered clock at the RCLK output in a smooth transition. For T1 operations, the number of 0s, n = 175, and for E1 operations, n = 32. In Host Mode, either number can be changed to 2048 by setting bit CR4.LOS2048 to 1. For T1 operation, when the received signal has 12.5% 1s (16 marks in a sliding 128-bit period, with fewer than 100 consecutive 0s), the LOS flag returns Low and the recovered clock replaces MCLK at the RCLK output in another smooth transition. For E1 operation, the LOS condition is cleared when the received signal has 12.5% 1s density (four 1s in a sliding 32-bit window with fewer than 16 consecutive 0s). In Host Mode E1 operation, the out-of-LOS criterion can be modified from 12.5% marks density to 32 consecutive marks by setting bit CR4.COL32CM = 1. During LOS, the device sends received data to the RPOS/RNEG pins (or RDATA in Unipolar Mode). LXT360 reports an LOS condition on the LOS pin in Hardware Mode. In Host Mode, the LOS bit in the Performance Status Register goes High to indicate an LOS condition and will interrupt the host controller if so programmed. #### **Alarm Indication Signal Detection (A/S)** The Alarm Indication Signal (AIS) is available only in Host Mode. The receiver detects an AIS pattern when it receives fewer than three 0s in any string of 2048 bits. The device clears the AIS condition when it receives three or more 0s in a string of 2048 bits. The AIS bit in the Performance Status Register indicates AIS detection. When the AIS status changes, the TAIS bit in the Transition Status Register goes High. The change of status interrupts the host controller by pulling INT Low, unless the interrupt is masked. Writing a 1 to the ICR.CAIS bit masks the interrupt until the bit returns to 0. # **Driver Failure Open Mode (DFMO)** In Host Mode a DFM Open (DFMO) bit is available in the Performance Status Register to indicate an open condition on the lines. DFMO can generate an INT to the host controller. The Transition Status Register bit DFMO indicates a transition in the status of the bit. Writing a 1 to ICR.CDFMO will clear or mask the interrupt. # Elastic Store Overflow/Underflow (ESOVR/ESUNF) When the bit count in the Elastic Store (ES) is within two bits of overflowing or underflowing the ES adjusts the output clock by $^1/_8$ of a bit period. In Host Mode, the ES provides an indication of overflow and underflow in the TRS.ESOVR and TSR.ESUNF. These are sticky bits and will stay set to 1 until the host controller reads the register. These interrupts can be cleared or masked by writing a 1 to the bits ICR.CESO and ICR.CESU, respectively. #### OTHER DIAGNOSTIC REPORTS # **Receive Line Attenuation Indication** *(LATN)* The equalizer status register (ESR) provides an approximation of the line attenuation encountered by the device. The four most significant bits of the register (ESR.LATN7-4) indicate line attenuation in approximately 2.9 dB steps for both T1 and E1 operation of the receive equalizer. For instance, if ESR.LATN7-4 is 10 (decimal), then the receiver is seeing a signal attenuated by approximately 29 dB (2.9 dB \* 10) of cable loss. #### **Built-In Self Test** (BIST) LXT360/361 provides a Built-In Self Test (BIST) capability in Host Mode. The BIST exercises the internal circuits by providing an internal QRSS pattern, running it through the encoders and the transmit drivers then looping it back through the receive equalizer, Jitter Attenuator and decoders to the QRSS pattern detection circuitry. If all the blocks in this data path work correctly, the receive pattern detector locks onto the pattern. It then pulls INT Low and sets the following bits High: - TSR.TQRSS - PSR.QRSS - PSR.BIST The QPD pin (pin 12) also indicates completion status of the test. Starting the test forces this pin High. During the test, it remains High until the test finishes successfully at which time it goes Low. The most reliable test will result with separate TCLK and MCLK and LBO = -22.5 dB (CR1.EC4-1 = 011x). #### **OPERATING MODES** The LXT360/361 share many features. However, their control modes are very different. - The LXT360 operates in either Hardware or (Serial Port) Host Mode - The LXT361 operates in (Parallel Port) Host Mode only. In the Hardware Mode (LXT360 only) individual pins control the transceiver. The logic level at the MODE pin sets the LXT360 mode of operation. In Host Mode (LXT360/361), a microprocessor controls the device through a data interface. The LXT360 has a serial interface and the LXT361 uses a parallel interface. # **Hardware Mode Operation** (LXT360 Only) The LXT360 operates in Hardware Mode when MODE is set to Midrange or Low. In Hardware Mode individual pins access and control the transceiver. The outputs (RPOS/RNEG or RDATA) are valid on the rising edge of RCLK There are some advanced functions provided only in Host Mode. Interrupt (INT), AIS detection indicator, DFM open indicator and CLKE functions are some of the features available in Host Mode. Table 14: Control and Operational Mode Selection for LXT360 Transceiver | Input t | to Pin <sup>1</sup> | Mode of Operation | | | | | | | | | |-------------------|---------------------|-------------------|----------|----------|---------|------------------|------------------------------|--------------------------|--|--| | Mode | TRSTE | Hardware | Software | Unipolar | Bipolar | AMI<br>Enc/Dec | B8ZS/HDB3<br>Encoder/Decoder | All Outputs<br>Tristated | | | | Low | Low | On | Off | Off | On | Off <sup>3</sup> | Off | No | | | | Low | High | On | Off | Off | On | Off <sup>3</sup> | Off | Yes | | | | Low | Open | On | Off | On | Off | On | Off | No | | | | High <sup>2</sup> | Low | Off | On | X | X | X | X | No | | | | High <sup>2</sup> | High | Off | On | X | X | X | Х | Yes | | | | High <sup>2</sup> | Open | Off | On | X | X | X | Х | No | | | | Open | Low | On | Off | On | Off | Off | On | No | | | | Open | High | On | Off | On | Off | Off | On | Yes | | | | Open | Open | On | Off | On | Off | Off | On | No | | | <sup>1.</sup> Open is either a midrange voltage or the pin is floating # **Host Mode Operation** The LXT360 operates in Host Mode when MODE is set High. In Host Mode a microprocessor accesses and controls the transceiver through a data port using the internal registers. The outputs (RPOS/RNEG or RDATA) are valid on the rising edge of RCLK In Host Mode there are eight control and status registers—five read/write and three read-only registers. The LXT360 accesses them through its serial interface (SIO). The LXT361 provides this access using an 8-bit parallel interface (PIO). The host processor/controller can completely configure the device as well as get a full diagnostic/status report through the SIO or PIO. Only the clocks and data for Bipolar Mode and BPV/Logic Error insertions for Unipolar or QRSS Mode need to be provided directly to the input pins. Similarly, the recovered clock, data, and BPV/Logic Error occurrences are available only at output pins. All other mode settings and diagnostic information are available through the data port. <sup>2.</sup> In Software Mode, the contents of register CR1 determine the operation mode. <sup>3.</sup> Encoding is done externally. # LXT360/361 Integrated T1/E1 LH/SH Transceivers Table 15 shows the address used by the SIO or PIO to access each register on the LXT360 or LXT361, respectively. Table 16 summarizes the control and status registers and labels each bit they contain. Tables 17 through 24 identify the bits in each register. Table 15: Serial (LXT360) and Parallel (LXT361) Port Register Addresses | Register | Address <sup>1</sup> | | | | |--------------------|----------------------|------------------------|--------------------------|--| | Name | Abbr | Serial Port<br>(A7-A1) | Parallel Port<br>(A7-A0) | | | Control #1 | CR1 | x010000 | x010000x | | | Control #2 | CR2 | x010001 | x010001x | | | Control #3 | CR3 | x010010 | x010010x | | | Interrupt Clear | ICR | x010011 | x010011x | | | Transition Status | TSR | x010100 | x010100x | | | Performance Status | PSR | x010101 | x010101x | | | Equalizer Status | ESR | x010110 | x010110x | | | Control #4 | CR4 | x010111 | x010111x | | **Table 16: Register Addresses and Bit Names** | Register | Register Type | | | Bit | | | | | | | | | |--------------------|---------------|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--| | Name | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Control #1 | CR1 | R/W | JASEL1 | JASEL0 | ENCEB | UNIENB | EC4 | EC3 | EC2 | EC1 | | | | Control #2 | CR2 | R/W | RESET | EPAT1 | EPAT0 | ETAOS | ENLOOP | EALOOP | ELLOOP | ERLOOP | | | | Control #3 | CR3 | R/W | JA6HZ | PCLKE <sup>1</sup> | SBIST | EQZMON | reserved <sup>2</sup> | ES64 | ESCEN | ESJAM | | | | Interrupt Clear | ICR | R/W | CESU | CESO | CDFMO | reserved <sup>3</sup> | CQRSS | CAIS | CNLOOP | CLOS | | | | Transition Status | TSR | R | ESUNF | ESOVR | TDFMO | reserved <sup>2</sup> | TQRSS | TAIS | TNLOOP | TLOS | | | | Performance Status | PSR | R | reserved <sup>2</sup> | BIST | DFMO | reserved <sup>2</sup> | QRSS | AIS | NLOOP | LOS | | | | Equalizer Status | ESR | R | LATN7 | LATN6 | LATN5 | LATN4 | reserved <sup>2</sup> | reserved <sup>2</sup> | reserved <sup>2</sup> | reserved <sup>2</sup> | | | | Control #4 | CR4 | R/W | reserved <sup>2</sup> | reserved <sup>2</sup> | reserved <sup>2</sup> | reserved <sup>2</sup> | COL32CM | LOS2048 | ZEROV | CODEV | | | $<sup>1.\</sup> Bit\ CR3.PCLKE\ is\ available\ only\ in\ the\ LXT361;\ for\ the\ LXT360,\ set\ this\ bit\ to\ zero.$ <sup>2.</sup> In write registers, bits labeled reserved should be set to 0 (except as in note 3 below) for normal operation and ignored in read only registers. <sup>3.</sup> Write a 1 into this bit for normal operation. **Table 17: Control Register #1** Read/Write, Address (A7-A1) = x010000 | Bit | Name | Function | Jitt | er Attenua | ition | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------|--------|------------|----------| | | | | JASEL0 | JASEL1 | Position | | 0 | EC1 | | 1 | 0 | Transmit | | 1 | EC2 | Set the Equalizer Control codes | 1 | 1 | Receive | | 2 | EC3 | (see Table 12). | 0 | X | disabled | | 3 | EC4 | | | | | | 4 | UNIENB | Enables Unipolar I/O Mode and insertion/detection of BPVs. | | | | | 5 | ENCENB | Enables B8ZS/HDB3 encoders/decoders; device enters Unipolar Mode and pins 3, 4, 6 and 7 change to their unipolar functions. | | | | | 6 | JASEL0 | Jitter Attenuation Mode, selects jitter attenuation circuitry | | | | | 7 | JASEL1 | position in data path or disables it. See right hand section of table for values. | | | | **Table 18: Control Register #2** Read/Write, Address (A7-A1) = x010001 | Bit | Name | Function | | Pa | ttern | |----------|---------------------|------------------------------------------------------|-------|-------|-------------------------------| | | | | EPAT0 | EPAT1 | Selected | | 0 | ERLOOP <sup>1</sup> | Enables Remote Loopback (RLOOP) | 0 | 0 | Transmit TPOS/TNEG | | 1 | ELLOOP <sup>1</sup> | Enables Local Loopback (LLOOP) | 0 | 1 | Detect and transmit QRSS | | 2 | EALOOP | Enables Analog Loopback (ALOOP) | 1 | 0 | In-band Loop Up Code<br>00001 | | 3 | ENLOOP | Enables Network Loopback Detection (NLOOP) | 1 | 1 | In-band Loop Down<br>Code 001 | | 4 | ETAOS | Enables Transmit All Ones (TAOS) | | | | | 5 | EPAT0 | Enables internal data pattern transmission. | | | | | 6 | EPAT1 | See right hand section of table for values. <b>7</b> | | | | | 7 | RESET | RESET = 1 resets device state and all registers. | | | | | 1. To en | able Dual Loopbac | ck (DLOOP), set both ERLOOP = 1, ELLOOP = 1. | | | | **Table 19: Control Register #3** Read/Write, Address (A7-A1) = x010010 | Bit | Name | Description | | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--| | 0 | ESJAM | Disables jamming of elastic store read out clock ( $^{1}/_{8}$ bit-time adjustment for over/underflow). | | | | | 1 | ESCEN | Centers ES pointer for a difference of 16 or 32 (depending on depth-clears automatically). | | | | | 2 | ES64 | Increases ES depth from 32 to 64 bits. | | | | | 3 | _ | reserved—set to 0 for normal operation. | | | | | 4 | EQZMON | Configures receiver equalizer for monitor mode application. | | | | | 5 | SBIST | Starts built-in self test. | | | | | 6 | PLCKE This bit is available only in the LXT361– for LXT360, set this bit to 0. PCLKE = 0 sets RPOS/RNEG valid on the rising edge of RCLK. PCLKE = 1 sets RPOS/RNEG valid on the falling edge of RCLK. | | | | | | 7 | JA6HZ | When JA6HZ = 1, changes bandwidth of Jitter Attenuation Loop from 3 Hz (default) to 6 Hz. | | | | **Table 20:** Interrupt Clear Register Read/Write, Address (A7-A1) = x010011 | Bit | Name | Function <sup>1</sup> | | | | |----------|----------------------|-----------------------------------------------|--|--|--| | 0 | CLOS | Clears/Masks LOS interrupt. | | | | | 1 | CNLOOP | Clears/Masks NLOOP interrupt. | | | | | 2 | CAIS | Clears/Masks AIS interrupt. | | | | | 3 | CQRSS | Clears/Masks QRSS Interrupt. | | | | | 4 | _ | reserved–set to 1 for normal operation. | | | | | 5 | CDFMO | Clears/Masks DFMO. | | | | | 6 | CESO | Clears/Masks ES overflow interrupt. | | | | | 7 | CESU | Clears/Masks ES underflow interrupt. | | | | | 1. Leavi | ng a one of in any o | of these bits masks the associated interrupt. | | | | **Table 21: Transition Status Register** Read Only, Address (A7-A1) = x010100 | Bit | it Name Function | | | | |-----|--------------------------------------------------------------------------------|--|--|--| | 0 | TLOS Loss of Signal (LOS) has changed since last clear LOS interrupt occurred. | | | | | 1 | 1 TNLOOP NLOOP has changed since last clear NLOOP interrupt occurred. | | | | <sup>1.</sup> A QRSS transition indicates receive QRSS pattern sync or loss. A simple error in QRSS pattern is not reported as a transition. <sup>2.</sup> Tripping the overflow or underflow indicator in the ES sets the ESOVR/ESUNF status bit(s). Reading the Transition Status Register clears these bits. Setting CESO and CESU in the Interrupt Clear Register masks these interrupts. **Table 21: Transition Status Register** Read Only, Address (A7-A1) = x010100 | Bit | Name | Function | | | |-----|-------|--------------------------------------------------------------------------|--|--| | 2 | TAIS | AIS has changed since last clear AIS interrupt occurred. | | | | 3 | TQRSS | QRSS has changed since last clear QRSS interrupt occurred <sup>1</sup> . | | | | 4 | _ | reserved-ignore. | | | | 5 | TDFMO | DFMO has changed since last clear DFMS interrupt occurred. | | | | 6 | ESOVR | ES overflow status sticky bit <sup>2</sup> . | | | | 7 | ESUNF | ES underflow status sticky bit <sup>2</sup> . | | | <sup>1.</sup> A QRSS transition indicates receive QRSS pattern sync or loss. A simple error in QRSS pattern is not reported as a transition. **Table 22: Performance Status Register** Read Only, Address (A7-A1) = x010101 | Bit | Name | Function | | | |-----|-------|-------------------------------|--|--| | 0 | LOS | Loss of signal (LOS) status. | | | | 1 | NLOOP | Network Loop (NLOOP) status. | | | | 2 | AIS | Alarm Indicator (AIS) status. | | | | 3 | QRSS | QRSS pattern detect status. | | | | 4 | _ | reserved–ignore. | | | | 5 | DFMO | Driver open indication. | | | | 6 | BIST | Built-in self test status. | | | | 7 | _ | reserved-ignore | | | **Table 23:** Equalizer Status Register Read Only, Address (A7-A1) = x010110 | Bit | Name | Function | | | | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | _ | reserved–ignore (Least Significant Bit) | | | | | 1 | _ | reserved-ignore | | | | | 2 | _ | reserved-ignore | | | | | 3 | _ | reserved-ignore | | | | | 4 | LATN4 | Receive Line Attenuation Indicators. Convert this binary output to a decimal number and | | | | | 5 | LATN5 | multiply by 2.9 dB to determine the approximate cable attenuation as seen by the receiver. For instance, if LATN7-4 = $1010_{\text{BIN}}$ (= $10_{\text{DEC}}$ ), then the receiver is seeing a signal attenu- | | | | | 6 | LATN6 | ated by approximately 29 dB (2.9 dB x 10) of cable. | | | | | 7 | LATN7 | | | | | <sup>2.</sup> Tripping the overflow or underflow indicator in the ES sets the ESOVR/ESUNF status bit(s). Reading the Transition Status Register clears these bits. Setting CESO and CESU in the Interrupt Clear Register masks these interrupts. Table 24: Control Register #4 Read/Write, Address (A7-A1) = x010111 | Bit | Name | Function | | | | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | CODEV | Enables detection of HDB3 code violation on the BPV pin along with bipolar violations and ZEROVs (as enabled). | | | | | 1 | ZEROV | Enables detection of four consecutive zeros (an HDB3 coding violation) on the BPV pin along with bipolar violation and ZEROVs (as enabled). | | | | | 2 | LOS2048 | Changes LOS detection threshold from 32 consecutive zeros (for E1 operation) or 175 consecutive zeros (T1 operation) to 2048 consecutive zeros in either environment. | | | | | 3 | COL32CM | In E1 Mode, changes "clear LOS condition" criterion from 12.5% marks density (default) to receipt of 32 consecutive marks. | | | | | 4 | _ | reserved–set to 0 for normal operation; ignore when reading. | | | | | 5 | _ | reserved–set to 0 for normal operation; ignore when reading. | | | | | 6 | _ | reserved–set to 0 for normal operation; ignore when reading. | | | | | 7 | | reserved–set to 0 for normal operation; ignore when reading. | | | | # **Serial Port Operation** (LXT360 Only) The LXT360 operates in Host Mode when the MODE pin is set High. Figure 12 shows the SIO data structure. The registers are accessible through a 16-bit word: an 8-bit Command/Address byte (bits R/W and A1-A7) and a subsequent 8-bit data byte (bits D0-7). Bit R/W determines whether a read or a write operation occurs. Bits A6-1 in the Command/Address byte address specific registers (the address decoder ignores bit A7). The data byte depends on both the value of bit R/W and the address of the register as set in the Command/Address byte. Host Mode provides a latched interrupt output (INT). A change in the state of any of the following bits in the Performance Status Register will drive INT Low: LOS, NLOOP, AIS, QRSS, or DFMO. An interrupt will also occur when there is an elastic store overflow or underflow. When the interrupt has occurred, the INT output pin is pulled Low. The output stage of each INT pin consists only of a pull-down device, so each one requires an external pull-up resistor. The interrupt is cleared when the interrupt condition no longer exists, and the host processor writes a 1 to the respective interrupt causing bit(s) in the Interrupt Register. Leaving a 1 in any of these interrupt status bits masks that interrupt. Table 25: CLKE Settings | <u> </u> | | | | | | |----------|--------|-------|---------------|--|--| | CLKE | Output | Clock | Valid<br>Edge | | | | Low | RPOS | RCLK | Rising | | | | | RNEG | RCLK | Rising | | | | | SDO | SCLK | Falling | | | | High | RPOS | RCLK | Falling | | | | | RNEG | RCLK | Falling | | | | | SDO | SCLK | Rising | | | Host Mode also allows control of the serial data and receive data output timing. The clock edge (CLKE) signal determines when the outputs are valid, relative to the Serial Clock (SCLK) or RCLK as shown in Table 25. # **Parallel Port Operation** (LXT361 Only) The LXT361 address/control bus pins and control pins are compatible with both the Intel and Motorola address/data buses. See Figures 22 and 23 for the I/O timing diagram for each bus. The device automatically detects bus timing based on the Intel and Motorola microprocessor bus specifications. The maximum recommended processor speed for an Intel device is 20 MHz; for a Motorola device, 16.78 MHz. Table 17 summarizes the control and status registers for the LXT361. Tables 17 through 24 identify and explain the bits in the control registers. The LXT361 provides a latched interrupt output (INT). A change in the state of any of the following bits in the Performance Status Register will drive INT Low: LOS, NLOOP, AIS, QRSS, DFMO. When the interrupt has occurred, the INT output pin is pulled Low. The output stage of INT pin consists only of a pull-down device, so each pin requires an external pull-up resistor. The interrupt is cleared when the interrupt condition no longer exists, and the host processor writes a 1 to the respective interrupt causing bit(s) in the Interrupt Register. Leaving a 1 in any of these interrupt status bits masks that interrupt. The received data output is valid on the rising edge of RCLK, when bit CR3.PCLKE = 0. The data output is valid on the falling edge of RCLK when CR3.PCLKE = 1. There are five read/write and three read-only registers. Only bits A6-1 in the address byte are valid. (The address decoder ignores bits A7 and A0.) Tables 17 through 24 show the register address bits A7-1, without regard to bit A0. Figure 12: LXT360 Serial Interface Data Structure # **APPLICATION INFORMATION** #### **NOTE** This application information is for design aid only. Table 26 shows the specification for transmit return loss in E1 applications. (The G.703/CH PTT specification is a Swiss Telecommunications Ministry specification.) Tables 27 through 30 show the transmit return loss values for E1 short- and long-haul and T1 applications. Table 37 shows the receive return loss values. Table 26: E1 Transmit Return Loss Requirements | Frequency<br>Band | Return Loss | | | |-------------------|-------------|--------------|--| | Dana | ETS 300 166 | G.703/CH PTT | | | 51-102 kHz | 6 dB | 8 dB | | | 102-2048 kHz | 8 dB | 14 dB | | | 2048 - 3072 kHz | 8 dB | 10 dB | | Table 27: Transmit Return Loss (2.048 Mbit/s-Short-Haul) | EC4-1 | Xfrmr/Rt | Rload $(\Omega)$ | CI<br>(pF) | Return<br>Loss (dB) | |-------|----------|------------------|------------|---------------------| | 1000 | 1:2/ | 75 | 0 | 14 | | | 9.1 Ω | | 470 | 16 | | | | 120 | 0 | 12 | | | | | 470 | 13 | | | 1:2.3/ | 120 | 0 | 13 | | | 9.1 Ω | | 470 | 16 | Table 28: Transmit Return Loss (2.048 Mbit/s-Long-Haul) High Return Loss Configuration | EC4-1 | Xfrmr/<br>Rt | Rload<br>(Ω) | CI<br>(pF) | Return<br>Loss (dB) | | |-------|--------------|----------------|------------|---------------------|----| | 1001 | 1:2/ | 120 | 0 | 19 | | | | 15 Ω | 15 \(\Omega\)2 | | 470 | 28 | | | 1:1.53/ | 75 | 0 | 18 | | | | 15 Ω | | 470 | 28 | | Table 29: Transmit Return Loss (2.048 Mbit/s-Long-Haul) | EC4-1 | Xfrmr/<br>Rt | Rload<br>(Ω) | CI (pF) | Return<br>Loss (dB) | |-------|--------------|--------------|---------|---------------------| | 1010 | 1:2/ | 120 | 0 | 12 | | | 9.1 Ω | | 470 | 13 | | | | 75 | 0 | 16 | | | | | 470 | 18 | Table 30: Transmit Return Loss (1.544 Mbit/s-Long- or Short-Haul) | EC4-1 | Xfrmr/Rt | Rload $(\Omega)$ | CI (pF) | Return<br>Loss (dB) | |-------------|-----------------------|------------------|---------|---------------------| | Refer | 1:2/9.1 Ω | 100 | 0 | 16 | | to<br>Table | | | 470 | 17 | | 12 | 1:1.15 <sup>1</sup> / | | 0 | 2 dB | | | 0 Ω | | 470 | 2 dB | <sup>1.</sup> A 1:1.15 transmit transformer keeps the total transceiver power dissipation at a low level, a 0.47 $\mu F$ DC blocking capacitor must be placed on TTIP or TRING. Table 31: Transformer Specifications for LXT360/LXT361 | Tx/Rx | Frequency<br>MHz | Turns<br>Ratio | Primary<br>Inductance<br>μΗ<br>(minimum) | Leakage<br>Inductance<br>μΗ<br>(max) | Interwinding<br>Capacitance<br>pF<br>(max) | $\begin{array}{c} \textbf{DCR} \\ \Omega \\ (\text{maximum}) \end{array}$ | Dielectric <sup>1</sup><br>Breakdown<br>V<br>(minimum) | |-------|------------------|----------------|------------------------------------------|--------------------------------------|--------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------| | Tx | 1.544 | 1:1.15 | 600 | 0.80 | 60 | 0.90 pri<br>1.70 sec | 1500 VRMS | | | 2.048 | 1:2.3 | 600 | 0.80 | 60 | 0.70 pri<br>1.20 sec | 1500 VRMs <sup>2</sup> | | | 1.544/2.048 | 1:2 | 600 | 0.80 | 60 | 0.70 pri<br>1.20 sec | 1500 VRMS <sup>2</sup> | | Rx | 1.544/2.048 | 1:1 | 600 | 1.10 | 60 | 1.10 pri<br>1.10 sec | 1500 VRMS <sup>2</sup> | <sup>1.</sup> Some ETSI applications may require a 2.3 kV dielectric breakdown voltage. <sup>2.</sup> Some applications require transformers with center tap (Long-Haul applications with DC current in the E1/T1 loop) Table 32: Recommended Transformers for LXT360/LXT361 | Tx/Rx | Turns Ratio | Part Number | Manufacturer | |-------|-------------|--------------|---------------------------------------------------------| | Tx | 1:1.53 | PE-68663 | Pulse Engineering | | | 1:1.15 | PE-65388 | | | | | PE-65770 | | | | | 16Z5952 | Vitec | | | 1:2 | PE-65351 | Pulse Engineering | | | | PE-65771 | | | | | 0553-5006-IC | Bell-Fuse | | | | 66Z-1308 | Fil-Mag | | | | 671-5832 | Midcom | | | | 67127370 | Schott Corp | | | | 67130850 | | | | | TD61-1205D | HALO (combination Tx/Rx set) | | | | TG26-1205NI | HALO (surface mount dual transformer 1CT:2CT & 1CT:2CT) | | | | TG48-1205NI | HALO (surface mount dual transformer 1CT:2CT & 1:1) | | | | 16Z5946 | Vitec | | | 1:2.3 | PE-65558 | Pulse Engineering | | Rx | 1:1 | FE 8006-155 | Fil-Mag | | | | 671-5792 | Midcom | | | | PE-64936 | Pulse Engineering | | | | PE-65778 | | | | | 67130840 | Schott Corp | | | | 67109510 | | | | | TD61-1205D | HALO (combination Tx/Rx set) | | | | 16Z5936 | Vitec | | | | 16Z5934 | | #### **NOTE** Figure 13 shows a typical LXT360 application in either or T1 or E1 environment. See Tables 27 through 31 to select the transformers (T1 and T2), resistors (Rt and Rl) and capacitors (Cl) needed for this application. #### **NOTE** If the application includes surge protection, such as a varistor or sidactor on the TTIP/TRING lines, it may also require reducing the value of the capacitor CL or eliminating it completely. Excessive capacitance at CL will distort the transmitted signals. Figure 13: Typical T1/E1 LXT360 Hardware Mode Application #### **NOTE** Figure 14 shows an application using the LXT360 in its Host Controlled Mode. See Tables 27 through 31 to select the transformers (T1 and T2), resistors (Rt and Rl) and capacitors (Cl) needed for this application. #### **NOTE** If the application includes surge protection, such as a varistor or sidactor on the TTIP/TRING lines, it may also require reducing the value of the capacitor CL or eliminating it completely. Excessive capacitance at CL will distort the transmitted signals. 2.048 MHz/ 1.544 MHz **MCLK** INT **CLKE TCLK TCLK** CS **TPOS TPOS SCLK** To **TNEG TNEG** Host SDO MODE SDI T1/E1 **TRSTE** Framer 11 **RCLK RCLK** 17 **RPOS RPOS LXT360 RNEG RNEG** TTIP LOS Rt1 **NLOOP TRING TVCC RTIP** VCC 0.1 μF 68 μF **TGND RRING GND** 1:1 **NOTES** 1. See Tables 26-30 for CL & Rt/Transformer selection 2. RL =100 $\Omega$ for T-1 RL = 120 $\Omega$ forE-1 / 120 $\Omega$ twisted pair RL = 75 $\Omega$ for E-1 / 75 $\Omega$ coax Figure 14: Typical T1/E1 LXT360 Host Mode Application #### **NOTE** Figure 15 shows an application using the LXT361. See Tables 27 through 31 to select the transformers (T1 and T2), resistors (Rt and Rl) and capacitors (Cl) needed for this application. #### **NOTE** If the application includes surge protection, such as a varistor or sidactor on the TTIP/TRING lines, it may also require reducing the value of the capacitor CL or eliminating it completely. Figure 15: Typical T1/E1 LXT361 Application # **TEST SPECIFICATIONS** #### **NOTE** The minimum and maximum values in Tables 33 to 45 and Figures 16 through 26 represent the performance spcifications of the LXT360 and LXT361 and are guaranteed by test, except where noted by design. **Table 33: Absolute Maximum Ratings** | Parameter | Sym | Min | Max | Units | |-------------------------------------|-----------|------------|-------------|-------| | DC supply (reference to GND) | Vcc, TVcc | _ | 6.0 | V | | Input voltage, any pin <sup>1</sup> | Vin | GND -0.3 V | Vcc + 0.3 V | V | | Input current, any pin <sup>2</sup> | IIN | - 10 | 10 | mA | | Storage Temperature | Tstg | -65 | 150 | ° C | #### **CAUTION** Operation at these limits may permanently damage the device. Normal operation at these extremes not guaranteed. **Table 34: Operating Conditions/Characteristics** | Parameter | | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | | |--------------------------------|----|-----------------------------|------|------------------|------|-------|-----------------|-------------------| | DC Supply <sup>2</sup> | | Vcc, TVcc | 4.75 | 5.0 | 5.25 | V | | | | Ambient operating temperature | | TA | -40 | _ | 85 | ° C | | | | | T1 | Short Haul | PD | _ | 310 | 380 | mW | 100% mark density | | Power Dissipation <sup>3</sup> | | | PD | _ | 225 | 295 | mW | 50% mark density | | _ | | Long Haul | PD | _ | 245 | 325 | mW | 100% mark density | | | | | PD | _ | 195 | 265 | mW | 50% mark density | | | E1 | Short<br>Haul/<br>Long Haul | PD | _ | 275 | 330 | mW | 100% mark density | | | | | PD | _ | 215 | 270 | mW | 50% mark density | <sup>1.</sup> Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. <sup>1.</sup> TVCC and VCC must not differ by more than 0.3 V during operation. TGND and GND must not differ by more than 0.3 V during operation. <sup>2.</sup> Transient currents of up to 100 mA will not cause SCR latch-up. TTIP, TRING, TVCC, and TGND can withstand continuous currents of up to 100 mA. <sup>2.</sup> TVCC and VCC must not differ by more than 0.3 V. <sup>3.</sup> Power dissipation while driving 75 $\Omega$ load over operating range for T1 operation or 60 $\Omega$ load for E1 operation. Includes power dissipation on device and load. Digital levels are within 10% of the supply rails and digital outputs driving a 50 pF capacitive load. **Table 35:** LXT360 Digital Characteristics (Ta = -40 to 85 °C, $V+ = 5.0 \text{ V} \pm 5\%$ , GND = 0 V) | Parameter | | | Min | Тур | Max | Units | Test<br>Conditions | |---------------------------------------------------------------------------------------------|--------------------|------------|--------|--------|------------|--------|---------------------------| | High level input voltage <sup>1,2</sup> (pins 1-4, 17, 23-25) <sup>4</sup> | | | 2.0 | _ | _ | V | | | Low level input voltage <sup>1,2</sup> (pins 1-4, 17, 23-25) <sup>4</sup> | | VIL | ı | ı | 0.8 | V | | | High level output voltage <sup>1,2</sup> (pins 6-8, 10, 12, 23 | , 25) <sup>4</sup> | Voh | 2.4 | | ı | V | $IOUT = 400 \mu A$ | | Low level output voltage <sup>1,2</sup> (pins 6-8, 10, 12, 23, 25) <sup>4</sup> | | | _ | _ | 0.4 | V | IOUT = 1.6 mA | | High level input voltage <sup>3</sup> (pins 5, 9, 11, 26-28) <sup>4</sup> | | | 3.5 | _ | _ | V | | | Midrange input voltage <sup>3</sup> (pins 5, 9, 11, 26-28) <sup>4</sup> | | VIM | 2.3 | | 2.7 | V | | | Low level input voltage <sup>3</sup> (pins 5, 9, 11, 26-28) <sup>4</sup> Host Mode H/W Mode | | VIL<br>VIL | _<br>_ | _<br>_ | 0.8<br>1.5 | V<br>V | | | Input leakage current | | | 0 | _ | ±50 | μΑ | | | Three-state leakage current <sup>1</sup> (all outputs) | | | 0 | 1 | ±10 | μΑ | | | TTIP/TRING leakage current (pins 13, 16) <sup>4</sup> | | ITR | _ | _ | ±1.2 | mA | in Idle and<br>Power Down | <sup>1.</sup> Functionality of pin 23 and 25 depends on mode. See Host Mode and Hardware Mode description **Table 36:** LXT361 Digital Characteristics (Ta = -40 to 85 °C, $V+ = 5.0 \text{ V} \pm 5\%$ , GND = 0 V) | Parameter | Sym | Min | Тур | Max | Units | Test Conditions | |----------------------------------------------------------------------------------|-----|-----|-----|-----|-------|--------------------| | High level input voltage <sup>1,2</sup> (pins 1-5, 9-12, 17, 23-28) <sup>3</sup> | VIH | 2.0 | _ | _ | V | | | Low level input voltage <sup>1,2</sup> (pins 1-5, 9-12, 17, 23-28) <sup>3</sup> | VIL | _ | _ | 0.8 | V | | | High level output voltage <sup>1,2</sup> (pins 6-8, 10, 11,23, 28) <sup>3</sup> | Vон | 2.4 | _ | _ | V | $IOUT = 400 \mu A$ | | Low level output voltage <sup>1,2</sup> (pins 6-8, 10, 11,23, 28) <sup>3</sup> | Vol | _ | _ | 0.4 | V | IOUT = 1.6 mA | | Input leakage current | ILL | _ | _ | ±50 | μΑ | | <sup>1.</sup> Functionality of pins 23 and 25 depends on mode. See Host Mode description. <sup>2.</sup> Output drivers will output CMOS logic levels into CMOS loads. <sup>3.</sup> As an alternative to supplying 2.3 - 2.7 V to these pins, they may be left open. <sup>4.</sup> Referenced pin numbers are for the NE and PE packages only. Refer to the diagram on page 2 for the appropriate LXT360QE pin assignments. <sup>2.</sup> Output drivers will output CMOS logic levels into CMOS loads. <sup>3.</sup> Referenced pin numbers are for the NE and PE packages only. Refer to the diagram on page 2 for the appropriate LXT360QE pin assignments. **Table 37:** Analog Characteristics (Ta = -40 to 85 °C, $V+ = 5.0 \text{ V} \pm 5\%$ , GND = 0 V) | Parameter | | | Typ <sup>1</sup> | Max | Units | Test Conditions | |--------------------------------------------------------|------------------------------------------------------------------|-----|------------------|-------|-------|----------------------------------| | Recommended output load on T | TIP/TRING | 50 | _ | 200 | Ω | | | AMI Output Pulse Amplitudes | DSX-1, DS1 | 2.4 | 3.0 | 3.6 | V | $RL = 100 \Omega$ | | | CEPT (ITU) | 2.7 | 3.0 | 3.3 | V | $RL = 120 \Omega$ | | Jitter added by the transmitter <sup>2</sup> | 10 Hz - 8 kHz <sup>3</sup> | _ | _ | 0.02 | UI | | | | 8 kHz - 40 kHz <sup>3</sup> | _ | _ | 0.025 | UI | | | | 10 Hz - 40 kHz <sup>3</sup> | _ | _ | 0.025 | UI | | | | Broad Band | _ | _ | 0.05 | UI | | | Receiver sensitivity @ 772 kHz (T1) | Mode 1 (EC1 = 1)<br>(T1 Long-Haul) | 0 | - | 26 | dB | See Table 12 for Gain<br>Setting | | | Mode 2 (EC1 = 0)<br>(T1 Long-Haul) | 0 | _ | 36 | dB | | | | Mode 3 (EC4 = 1)<br>(T1 Short-Haul) | 0 | _ | 13.6 | dB | | | Receiver Sensitivity @ 1024 kHz (E1 line loss) | Mode 1 (EC4-1 = 1000)<br>(E1 Short-Haul/12 dB) | 0 | _ | 13.6 | dB | | | | Mode 2 (EC4-1 = 1001<br>or EC4-1 = 1010)<br>(E1 Long-Haul/43 dB) | 0 | - | 43 | dB | | | Allowable consecutive zeros be | fore LOS (T1) | 160 | 175 | 190 | _ | | | Allowable consecutive zeros be | fore LOS (E1) | _ | 32 | _ | _ | | | Input jitter tolerance (T1) | 10 kHz - 100 kHz | 0.4 | _ | _ | UI | 0 dB line | | | 1 Hz <sup>3</sup> | 138 | _ | _ | UI | AT&T Pub 62411 | | Input jitter tolerance (E1) | 10 kHz - 100 kHz | 0.2 | _ | _ | UI | 0 dB line | | | 1 Hz <sup>3</sup> | 37 | _ | _ | UI | ITU (G.823) | | Jitter attenuation curve corner frequency <sup>4</sup> | | _ | 3 | _ | Hz | selectable in data port | | Receive Return Loss (E1) | 51 kHz - 102 kHz | _ | 22 | | dB | | | | 102 kHz - 2.048 MHz | _ | 28 | _ | dB | | | | 2.048 MHz - 3.072 MHz | _ | 30 | _ | dB | | <sup>1.</sup> Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. 2. Input signal to TCLK is jitter-free. The Jitter Attenuator is in the receive path or disabled. <sup>4.</sup> Circuit attenuates jitter at 20 dB/decade above the corner frequency. <sup>3.</sup> Guaranteed by characterization; not subject to production testing. Figure 16: 2.048 MHz E1 Pulse (See Table 38) Table 38: 2.048 MHz E1 Pulse Mask Specifications | Parameter | TWP | Coax | Unit | |---------------------------------------------------------------------------|---------|----------|------| | Test load impedance | 120 | 75 | Ω | | Nominal peak mark voltage | 3.0 | 2.37 | V | | Nominal peak space voltage | 0 ±0.30 | 0 ±0.237 | V | | Nominal pulse width | 244 | 244 | ns | | Ratio of positive and negative pulse amplitudes at center of pulse | 95-105 | 95-105 | % | | Ratio of positive and negative pulse amplitudes at nominal half amplitude | 95-105 | 95-105 | % | Figure 17: 1.544 MHz T1 Pulse (DS1 and DSX-1) (See Table 39) Table 39: 1.544 MHz T1 Pulse Mask Corner Point Specifications | DS1 Template (per ANSI T1. 403-1995) | | | DSX-1 Template (per ANSI T1. 102-1993) | | | | | | |--------------------------------------|-----------|-----------|----------------------------------------|---------------|-----------|-----------|-----------|--| | Minimu | m Curve | Maximu | m Curve | Minimum Curve | | Maximu | m Curve | | | Time (UI) | Amplitude | Time (UI) | Amplitude | Time (UI) | Amplitude | Time (UI) | Amplitude | | | -0.77 | -0.05 | -0.77 | 0.05 | -0.77 | -0.05 | -0.77 | 0.05 | | | -0.23 | -0.05 | -0.39 | 0.05 | -0.23 | -0.05 | -0.39 | 0.05 | | | -0.23 | 0.50 | -0.27 | 0.80 | -0.23 | 0.50 | -0.27 | 0.80 | | | -0.15 | 0.90 | -0.27 | 1.20 | -0.15 | 0.95 | -0.27 | 1.15 | | | 0.0 | 0.95 | -0.12 | 1.20 | 0.0 | 0.95 | -0.12 | 1.15 | | | 0.15 | 0.90 | 0.0 | 1.05 | 0.15 | 0.90 | 0.0 | 1.05 | | | 0.23 | 0.50 | 0.27 | 1.05 | 0.23 | 0.50 | 0.27 | 1.05 | | | 0.23 | -0.45 | 0.34 | -0.05 | 0.23 | -0.45 | 0.35 | -0.07 | | | 0.46 | -0.45 | 0.77 | 0.05 | 0.46 | -0.45 | 0.93 | 0.05 | | | 0.61 | -0.26 | 1.16 | 0.05 | 0.66 | -0.20 | 1.16 | 0.05 | | | 0.93 | -0.05 | | | 0.93 | -0.05 | | | | | 1.16 | -0.05 | | | 1.16 | -0.05 | | | | Table 40: Master and Transmit Clock Timing Characteristics (T1 Operation) (Figure 18) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Notes | |-------------------------------------------------------|-----------------|----------------|------------------|-----------------|-------|------------------| | Master clock frequency | MCLK | _ | 1.544 | _ | MHz | must be supplied | | Master clock tolerance | MCLKt | _ | ±32 | _ | ppm | | | Master clock duty cycle | MCLKd | 40 | _ | 60 | % | | | Transmit clock frequency | TCLK | _ | 1.544 | _ | MHz | | | Transmit clock tolerance | TCLKt | _ | _ | ±100 | ppm | | | Transmit clock duty cycle | TCLKd | 10 | _ | 90 | % | | | TPOS/TNEG to TCLK setup time | tsut | 50 | _ | _ | ns | | | TCLK to TPOS/TNEG hold time | tHT | 50 | _ | _ | ns | | | 1. Typical figures are at 25 °C and are for design ai | d only; not gua | ranteed and no | t subject to pro | duction testing | ζ. | | Table 41: Master and Transmit Clock Timing Characteristics (E1 Operation) (Figure 18) | | | | | | | ( i i g a i e i e j | | |--------------------------------------------------------------------------------------------------------------------|-------|-----|------------------|------|-------|---------------------|--| | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Notes | | | Master clock frequency | MCLK | _ | 2.048 | _ | MHz | must be supplied | | | Master clock tolerance | MCLKt | _ | ±32 | _ | ppm | | | | Master clock duty cycle | MCLKd | 40 | _ | 60 | % | | | | Transmit clock frequency | TCLK | _ | 2.048 | _ | MHz | | | | Transmit clock tolerance | TCLKt | _ | _ | ±100 | ppm | | | | Transmit clock duty cycle | TCLKd | 10 | _ | 90 | % | | | | TPOS/TNEG to TCLK setup time | tsut | 50 | _ | _ | ns | | | | TCLK to TPOS/TNEG hold time | tHT | 50 | | | ns | | | | 1. Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. | | | | | | | | Figure 18: Transmit Clock Timing **Table 42: Receive Timing Characteristics for T1 Operation** (See Figure 19) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | |----------------------------------------------|-------|-----|------------------|-----|-------| | Receive clock duty cycle <sup>2, 3</sup> | RLCKd | 40 | 50 | 60 | % | | Receive clock pulse width <sup>2, 3</sup> | tPW | - | 648 | - | ns | | Receive clock pulse width high | tPWH | Ι | 324 | Ι | ns | | Receive clock pulse width low <sup>1,3</sup> | tPWL | 260 | 324 | 388 | ns | | RPOS/RNEG to RCLK rising time | tsur | - | 274 | _ | ns | | RCLK rising to RPOS/RNEG hold time | tHR | _ | 274 | _ | ns | <sup>1.</sup> Typical figures are at 25 $^{\circ}$ C and are for design aid only; not guaranteed and not subject to production testing. **Table 43: Receive Timing Characteristics for E1 Operation** (See Figure 19) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | |----------------------------------------------|-------|-----|------------------|-----|-------| | Receive clock duty cycle <sup>2, 3</sup> | RLCKd | 40 | 50 | 60 | % | | Receive clock pulse width <sup>2, 3</sup> | tPW | _ | 488 | _ | ns | | Receive clock pulse width high | tPWH | - | 244 | _ | ns | | Receive clock pulse width low <sup>1,3</sup> | tPWL | 195 | 244 | 293 | ns | | RPOS/RNEG to RCLK rising time | tsur | - | 194 | _ | ns | | RCLK rising to RPOS/RNEG hold time | tHR | - | 194 | _ | ns | <sup>1.</sup> Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. <sup>2.</sup> RCLK duty cycle widths will vary according to extent of received pulse jitter displacement. Max and Min RCLK duty cycles are for worst case jitter conditions. <sup>3.</sup> Worst case conditions guaranteed by design only. <sup>2.</sup> RCLK duty cycle widths will vary according to extent of received pulse jitter displacement. Max and Min RCLK duty cycles are for worst case jitter conditions (0.4 UI clock displacement for 1.544 MHz.) <sup>3.</sup> Worst case conditions guaranteed by design only. Figure 19: Receive Clock Timing Table 44: LXT360 Serial I/O Timing Characteristics (See Figures 20 and 21) | Parameter | Sym | Min | <b>Typ</b> <sup>1</sup> | Max | Units | Parameter | |------------------------------------------------------------------------|--------------|-----------|-------------------------|-------------|-------|--------------------| | Rise/fall time—any digital output | trf | _ | _ | 100 | ns | Load 1.6 mA, 50 pF | | SDI to SCLK setup time | tDC | 50 | _ | _ | ns | | | SCLK to SDI hold time | tCDH | 50 | _ | _ | ns | | | SCLK low time | tCL | 240 | _ | _ | ns | | | SCLK high time | tCH | 240 | _ | - | ns | | | SCLK rise and fall time | tr, tf | _ | _ | 50 | ns | | | CS falling edge to SCLK rising edge | tcc | 50 | _ | _ | ns | | | Last SCLK edge to CS rising edge | tCCH | 50 | _ | - | ns | | | CS inactive time | tCWH | 250 | _ | _ | ns | | | SCLK to SDO valid time | tCDV | _ | _ | 200 | ns | | | SCLK falling edge or $\overline{\text{CS}}$ rising edge to SDO high-Z | tCDZ | - | 100 | _ | ns | | | 1. Typical figures are at 25 °C and are for design aid only; not guara | anteed and r | ot subjec | t to produc | ction testi | ng. | | Figure 20: LXT360 Serial Data Input Timing Diagram Figure 21: LXT360 Serial Data Output Timing Diagram Table 45: LXT361 20 MHz Intel Bus Parallel I/O Timing Characteristics (See Figure 22) | Parameter | Sym | Min | Max | Units | Test Conditions | |---------------------------------------|-------|-----|-----|-------|-----------------| | ALE pulse width | TLHLL | 35 | _ | ns | | | Address valid to ALE falling edge | TAVLL | 10 | _ | ns | | | ALE falling edge to address hold time | TLLAX | 10 | _ | ns | | | ALE falling edge to RD falling edge | TLLRL | 10 | _ | ns | | | ALE falling edge to WR falling edge | TLLWL | 10 | _ | ns | | | CS falling edge to RD falling edge | TCLRL | 10 | _ | ns | | | CS falling edge to WR falling edge | TCLWL | 10 | _ | ns | | | RD low pulse width | Trlrh | 95 | _ | ns | | | RD falling edge to data valid | Trldv | 10 | 55 | ns | | | Data hold time after RD rising edge | TRHDX | 5 | 35 | ns | | | RD rising edge to ALE rising edge | Trhlh | 15 | _ | ns | | | RD rising edge to address valid | Trhav | 35 | _ | ns | | | CS low hold time after RD rising edge | Trhch | 0 | _ | ns | | | WR low pulse width | TWLWH | 95 | _ | ns | | | Data setup time before WR rising edge | TDVWH | 40 | _ | ns | | | Data hold time after WR rising edge | TWHDX | 30 | _ | ns | | | WR rising edge to ALE rising edge | TWHLH | 15 | _ | ns | | | CS low hold time after WR rising edge | Тwнсн | 15 | _ | ns | | Figure 22: LXT361 I/O Timing Diagram for Intel Address/Data Bus Table 46: LXT361 16.78 MHz Motorola Bus Parallel I/O Timing Characteristics (See Figure 23) | Parameter | Symbol | Min | Max | Units | Test Conditions | |---------------------------------------------|---------|-----|-----|-------|-----------------| | DS rising edge to AS rising edge | TDSHASH | 15 | 1 | ns | | | AS high pulse width | TASHASL | 35 | _ | ns | | | Address valid setup time at AS falling edge | TAVASL | 10 | _ | ns | | | AS falling edge to Address valid hold time | TASLAX | 10 | _ | ns | | | AS falling edge to DS falling edge | TASLDSL | 20 | _ | ns | | | CS falling edge to DS falling edge | TCSLDSL | 10 | _ | ns | | | DS low pulse width | TDSLDSH | 95 | _ | ns | | | DS falling edge to data valid | TDSLDV | 10 | 55 | ns | | | Data hold time after DS rising edge | TDSHDX | 5 | 35 | ns | | | R/W falling edge to DS falling edge | Trwldsl | 10 | _ | ns | | | Data setup time before DS rising edge | TDVDSH | 40 | _ | ns | | | Data hold time after DS rising edge | TDXDSH | 30 | _ | ns | | | R/W low hold time after DS rising edge | TDSHRWH | 15 | _ | ns | | | CS low hold time after DS rising edge | TDSHCSH | 15 | _ | ns | | Figure 23: LXT361 I/O Timing Diagram for Motorola Address/Data Bus Figure 24: Jitter Tolerance (Typical) Figure 25: E1 Jitter Attenuation (Typical) Figure 26: T1 Jitter Attenuation (Typical) ## **NOTES**