

## **LG1600KXH Clock and Data Regenerator**



Figure 1. LG1600KXH Open View

#### **Features**

- Integrated clock recovery and data retiming
- Surface-mount package
- Single ECL supply
- Robust FPLL design
- Operation up to BER =  $1e^{-3}$
- SONET/SDH compatible loss of signal alarm
- High effective Q allows long run lengths
- Jitter tolerance exceeding ITU-T/Bellcore
- Low clock jitter generation: <0.005 UI
- Standard and custom data rates 0.50 Gbits/s—5.5 Gbits/s
- Complementary 50 Ω I/Os

### **Applications**

- SONET/SDH receiver terminals and regenerators OC-12 through OC-96/STM-4 through STM-32
- SONET/SDH test equipment
- Proprietary bit rate systems
- Digital video transmission
- Clock doublers and quadruplers

### **Functional Description**

The LG1600KXH Clock and Data Regenerator (CDR) is a compact, single device solution to clock recovery and data retiming in high-speed communication systems such as fiber-optic data links and long-span fiber-optic regenerators and terminals. Using frequency and phase-lock loop (FPLL) techniques, the device regenerates clean clock and error-free data signals from a nonreturn-to-zero (NRZ) data input, corrupted by jitter and intersymbol interference. The LG1600KXH exceeds ITU-T/Bellcore jitter tolerance requirements for SONET/SDH systems.

The device houses two integrated circuits on an alumina substrate inside a hermetically sealed 3 cm  $\times$  3 cm (1.2 in.  $\times$  1.2 in.) surface-mount package: a GaAs IC that contains the high-speed part of an FPLL as well as a highly sensitive decision circuit; and a silicon bipolar IC that contains a loop filter, acquisition, and signal detect circuitry.

The two ac-coupled complementary data inputs can be driven differentially as well as single ended. A dc feedback voltage V–FB maintains a data input threshold V–TH (decision level) that is optimum for a wide range of 50% duty cycle input levels (connect to V–TH). If needed, the user can supply an external threshold to compensate for different mark densities or distorted input signals (see Figure 10).

Regenerated clock and data are available from complementary outputs that can either be ac coupled, to provide 50  $\Omega$  output match, or dc coupled with 50  $\Omega$  to ground at the receiving end.

The second-order PLL filter bandwidth is set by the user with an external resistor between pin 11 and ground (required). An internal capacitor provides sufficient PLL damping for most applications. In critical applications, PLL damping can be increased using an external capacitor between pins 9 and 11.

The device is powered by a single –5.2 V ECL compatible supply and typically consumes 1.5 W.

The LG1600KXH comes in standard bit rates, but can be factory tuned for any rate between 500 Mbits/s and 5500 Mbits/s.

A test fixture (TF1004A) with SMA connectors is available to allow quick evaluation of the LG1600KXH.

### **Theory of Operation**

A digital regenerator has the task of retransmitting a bit stream that is received from a remote source with the same fidelity at which it was originally transmitted.

Two basic properties of the digital signal need to be restored: the timing of the transitions between the bits and the value of each bit.



12-3225(F)r.5

Figure 2. LG1600KXH Block Diagram

### Theory of Operation (continued)

Consequently, the timing information that is present in the data needs to be extracted and a decision as to the value of each bit must be made. Both timing instant and decision levels are critical, since the economics of data transmission dictate the largest distance possible between transmitter and receiver. A practically closed data eye can therefore be expected at the output of the receiver, allowing only a small decision window.

An added complication in nonreturn-to-zero (NRZ) systems is the absence of clock component in the data signal itself. Practical clock recovery circuits have used a combination of nonlinear processing to extract a spectral component at the clock frequency and narrowband filtering using a SAW filter or dielectric resonator. The relative bandwidth of such a filter must be on the order of a few tenths of a percent to minimize the data pattern dependence of the resulting clock. Temperature behavior of the passband characteristics, such as group delay, must be tightly matched to that of the data path. These extreme requirements make such a discrete design very difficult to manufacture at Gbits/s data rates.

The LG1600KXH clock and data regenerator relies on phase-lock loop techniques, rather than passive filtering. The filter properties of a PLL are determined at low frequencies where parasitic elements play only a minor roll and stability is easily maintained. Furthermore, the reference frequency is determined by the data rate itself, rather than by the physical properties of a bandpass filter.

Although PLLs can eliminate some of the shortcomings of passive bandpass filters used in clock recovery circuits, care was taken in the design of the LG1600KXH to preserve desired properties such as linearity of the jitter characteristics. A linear jitter transfer makes it a lot easier for the system designer to predict the overall performance of a link.

As a result, the architecture chosen for the device is not basically different from the conventional clock recovery circuit. A transition detector extracts a pulse train from the incoming data signal which is used as a reference signal for a PLL. The transition pulse train can be seen as a clock signal that is modulated with the instantaneous transition density of the data signal. The PLL locks onto the frequency and phase of this pulse train and freewheels during times when transitions are absent. The LG1600KXH features dual phase detectors; one driven by an in-phase clock which is also driving the decision circuit flip-flop, the other is driven by a quadrature clock. The phase detectors produce a zero output when their respective clocks are centered with respect to the transition pulses.



Figure 3. Frequency and Phase Detector

For a transition pulse of half the width of the bit period, the timing diagram of Figure 4 shows how the in-phase clock ends up in the center of the data eye when the quadrature-phase detector output is forced to zero by the loop. The (patented) transition detector is comprised of an (active) circulator, a shorted stub, and an exclusive-OR gate. The circulator/stub combination produces a delayed version of the data. A transition at the input of the circuit results in an output pulse from the exclusive-OR gate whose width equals the return delay of the stub. The stub is tuned for a given bit rate and can be adjusted so that the in-phase clock is exactly centered in the error-free phase range of the retiming flip-flop.



Figure 4. Timing Diagram

#### **Theory of Operation** (continued)



Figure 5. Frequency and Phase Detector Characteristics

The frequency detector is not a separate function but an integral part of the phase-lock loop. Any transition between frequency and phase acquisition is completely avoided. Figure 5 shows the output characteristics of the FPD, which is essentially an extended range phase detector. The two quadrature clock phases are used to produce hysteresis, which extends the phase detector range to ±270°. The extended range gives the phase detector a static frequency sensitivity as demonstrated in Figure 6. For clock frequencies lower than the bit rate (the phase is increasing), the top trajectory of the diagram in Figure 6 is followed. When the VCO frequency exceeds the bit rate, the lower trajectory applies. Since the linear part of the phase detector produces a netzero output, in the first instance, positive pulses are fed into the loop filter increasing the VCO frequency, while in the latter case, the FPD produces negative pulses.

The wide, 540° range of the phase detector is also responsible for the high jitter tolerance of the LG1600KXH and an associated immunity to cycle slip under high jitter conditions. The clock can be momentarily misaligned as much as 270° but still return to its original position. This property is extremely important in synchronous systems, since a cycle slip would cause misalignment of the demultiplexer following the circuit resulting in a loss of frame condition. The LG1600KXH can handle bit error rates up to 1e<sup>-3</sup> as a result of low-frequency jitter.





Figure 6. Frequency Detector Operation

#### **PLL Dimensioning**

The LG1600KXH CDR employs a heavily damped second-order phase-lock loop. A linear model of this PLL is depicted in Figure 7. The conventional second-order equation describing the jitter transfer of the PLL is shown below:

$$H(s) = \frac{\varphi_0}{\varphi_1}(s) = \frac{2\varsigma \omega_n s + \omega_n^2}{s^2 + 2\varsigma \omega_n s + \omega_n^2}$$

where  $\varphi_i$  and  $\varphi_o$  denote the input and output phase, respectively,  $\varsigma$  is the PLL damping ratio and  $\omega_n$  is the natural frequency. For most clock recovery applications a very high damping is required that renders the PLL essentially as a first-order system with a slight peaking that is generally undesirable. The second-order equation above does not provide much insight into the peaking and bandwidth parameters.



12-3230(F)r.4

Figure 7. Phase-Lock Loop Linear Model

### Theory of Operation (continued)

A more useful expression of the PLL characteristics is the following\*:

$$H(s) = \frac{\omega b \left(1 + \frac{1}{s\tau}\right)}{s + \omega b \left(1 + \frac{1}{s\tau}\right)}$$

The jitter transfer is now directly expressed in the physical loop gain pole product,  $\omega_b$ , and the loop filter time constant,  $\tau$ . Damping ratio,  $\varsigma$ , and natural frequency,  $\omega_n$ , simply relate to these two parameters as follows:

$$\varsigma = \frac{0.5 \sqrt{\omega b \tau}}{\text{and}}$$

$$\omega n = \sqrt{\omega n / \tau}$$

For moderate damping,  $\varsigma > 2.5$  ( $\omega b\tau < 0.1$ ), the -3 dB bandwidth of the PLL can be approximated by the loop gain pole product:

JBW 
$$\approx \omega b = KdRxKo$$

while the jitter peaking can be expressed in terms of the product of PLL bandwidth and loop filter time constant:

$$|H(s)|_{max} \approx 1 + \frac{1}{\omega_b \tau} = 1 + \frac{1}{R_x^2 C K_d K_0}$$

As the last two expressions make clear, the PLL bandwidth is controlled by the value of the external resistor (see Figure 8), while the peaking depends both on the resistor value (quadratically) and total loop filter capacitance.

\* Wolaver, D.H., *Phase-Locked Loop Circuit Design*, Prentice Hall, 1991





A. LG1600KXH0622 ( $Cx = 0.15 \mu F$ )

B. LG1600KXH2488 (Cx = 0)

12-3231(F)r.3—12-3232(F)r.3

Figure 8. Jitter Bandwidth vs. External Resistor Value

## **Pin Information**

The pinout for the LG1600KXH is shown in Figure 9.



12-3233(F)r.1

Figure 9. Pin Diagram

# Pin Information (continued)

The pin descriptions for the LG1600KXH are given in Table 1.

**Table 1. Pin Descriptions** 

| Pin                                                                                                                                                                                                                                        | Symbol | Name/Description                                                                                                                                                                                                       |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 4, 17                                                                                                                                                                                                                                   | DNC    | Do Not Connect. Internal test point or reserved for future use.                                                                                                                                                        |  |  |
| 7                                                                                                                                                                                                                                          | VREF   | Reference Voltage. Nominally $-3.2$ V. Can be used to bias LG1605DXB (see data sheet). Load $\geq$ 10 k $\Omega$ .                                                                                                     |  |  |
| 9                                                                                                                                                                                                                                          | Сехт   | Terminal for optional external capacitor to increase PLL damping (normally not connected).                                                                                                                             |  |  |
| 11                                                                                                                                                                                                                                         | REXT   | Terminal for external resistor to set PLL bandwidth (REQUIRED).                                                                                                                                                        |  |  |
| 14                                                                                                                                                                                                                                         | LOS    | Loss of Signal Indicator. Provides approximately 1 mA sink current with data signal present, can interface to CMOS, TTL when connected to logic VDD through a 10 k $\Omega$ resistor. Normally grounded when not used. |  |  |
| 26                                                                                                                                                                                                                                         | V-clko | <b>Recovered Clock Out.</b> ac couple or terminate into 50 $\Omega$ to GND.                                                                                                                                            |  |  |
| 31                                                                                                                                                                                                                                         | V+CLKO | <b>Recovered Clock Out.</b> ac couple or terminate into 50 $\Omega$ to GND.                                                                                                                                            |  |  |
| 35                                                                                                                                                                                                                                         | Vss    | Supply Voltage. –5.2 Vdc nominal.                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                                                                            |        | Warning: Connecting a positive voltage to this pin will permanently damage the device.                                                                                                                                 |  |  |
| 38                                                                                                                                                                                                                                         | V-out  | Regenerated Data Out. ac couple or terminate into 50 $\Omega$ to GND.                                                                                                                                                  |  |  |
| 43                                                                                                                                                                                                                                         | V+out  | Regenerated Data Out. ac couple or terminate into 50 $\Omega$ to GND.                                                                                                                                                  |  |  |
| 48                                                                                                                                                                                                                                         | V–FB   | dc Feedback Voltage. Connect to V-TH.                                                                                                                                                                                  |  |  |
| 51                                                                                                                                                                                                                                         | V_TH   | Input Threshold Voltage. Connect to V-FB.                                                                                                                                                                              |  |  |
| 55                                                                                                                                                                                                                                         | V-IN   | Negative Data Input. Internally ac coupled.                                                                                                                                                                            |  |  |
| 60                                                                                                                                                                                                                                         | V+IN   | Positive Data Input. Internally ac coupled.                                                                                                                                                                            |  |  |
| 65                                                                                                                                                                                                                                         | V+FB   | dc Feedback Voltage. Internally connected; not normally used.                                                                                                                                                          |  |  |
| 18, 68                                                                                                                                                                                                                                     | NIC    | No Internal Connection. May be grounded.                                                                                                                                                                               |  |  |
| 2, 3, 5, 6,<br>8, 10, 12,<br>13, 15, 16,<br>19, 20, 21,<br>22, 23, 24,<br>25, 27, 28,<br>29, 30, 32,<br>33, 34, 36,<br>37, 39, 40,<br>41, 42, 44,<br>45, 46, 47,<br>49, 50, 52,<br>53, 54, 56,<br>57, 58, 59,<br>61, 62, 63,<br>64, 66, 67 | GND    | Ground. Connect to top ground plane of coplanar/microstrip circuit board.                                                                                                                                              |  |  |
| Body                                                                                                                                                                                                                                       | GND    | <b>Ground.</b> Does not need to be connected. GND pins provide all necessary                                                                                                                                           |  |  |
|                                                                                                                                                                                                                                            |        | ground connections.                                                                                                                                                                                                    |  |  |

### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent or latent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

**Table 2. Absolute Maximum Ratings** 

| Parameter                                        | Min        | Max | Unit |
|--------------------------------------------------|------------|-----|------|
| Supply Voltage Range (Vss)                       | <b>-</b> 7 | 0.5 | V    |
| Loss of Signal Bias Voltage (VDD)                | _          | 7   | V    |
| Power Dissipation                                | _          | 2   | W    |
| Voltage (all pins)                               | Vss        | 0.5 | V    |
| Transient Voltage to ac Couple Pins (V±IN, REXT) | _          | ±3  | V    |
| Storage Temperature Range                        | -40        | 125 | °C   |
| Operating Temperature Range                      | -40        | 100 | °C   |

### **Recommended Operating Conditions**

**Table 3. Recommended Operating Conditions** 

| Parameter        | Symbol | Min  | Max  | Unit |
|------------------|--------|------|------|------|
| Case Temperature | tCASE  | 0    | 70   | °C   |
| Power Supply     | Vss    | -4.7 | -5.7 | V    |

## **Handling Precautions**

Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Lucent Technologies Microelectronics Group employs a human-body model (HBM) for ESD-susceptibility testing and protection design evaluation. The HBM (resistance =  $1500~\Omega$ , capacitance = 100~pF) is used. The HBM ESD threshold presented in Table 4 was obtained by using these circuit parameters.

Table 4. ESD Threshold

| HBM ESD Threshold |         |  |  |
|-------------------|---------|--|--|
| Device            | Voltage |  |  |
| LG1600KXH         | ≥750 V  |  |  |

## **Mounting and Connections**

Certain precautions must be taken when using solder. For installation using a constant temperature solder, temperatures of under 300 °C may be employed for periods of time up to 5 seconds, maximum. For installation with a soldering iron (battery operated or nonswitching only), the soldering tip temperature should not be greater than 300 °C and the soldering time for each lead must not exceed 5 seconds.

## **Electrical Characteristics**

tcase = 0 °C to 70 °C, Vss = -4.7 V to -5.7 V, Vdd = 5 V, bit rate = fB Gbits/s  $\pm 0.05\%$  NRZ and data pattern =  $2^{23} - 1$  PRBS, 200 mV  $\leq$  V $\pm$ IN  $\leq$  800 mV, BER < 1e $^{-9}$ , unless otherwise indicated.

**Note:** Minimum and maximum values are testing requirements. Typical values are characteristics of the device and are the result of engineering evaluations. Typical values are for information purposes only and are not part of the testing requirements.

| Parameter                                          | Symbol      | Conditions                                                                                                                                                              | Min              | Тур       | Max   | Unit  |
|----------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|-------|-------|
| Data Input Voltage                                 | V-IN        | Single ended on either input                                                                                                                                            | 200              | _         | 800   | mVp-p |
| Data Input Voltage                                 | V+IN - V-IN | Differential                                                                                                                                                            | 200              | _         | 1600  | mVp-p |
| Data Output Voltage                                | V±OUT       | _                                                                                                                                                                       | 700              | 850       | 1000  | mVp-p |
| Clock Output Voltage                               | V±CLKO      | _                                                                                                                                                                       | 700              | 850       | 1000  | mVp-p |
| Output Pulse Width Relative to Bit Period T = 1/fB | PW%         | tcase = 40 °C                                                                                                                                                           | 90               | 100       | 110   | %     |
| Clock Output Duty Cycle                            | DCclko      | tcase = 40 °C                                                                                                                                                           | 40               | _         | 60    | %     |
| Clock/Data Output Transition Time                  | tr, tf      | 20% to 80%                                                                                                                                                              | _                | 80        | 100   | ps    |
| Maximum Bit Error Rate                             | BERMAX      | Jitter modulation @ $fB \times 40 \text{ kHz}$ , $tCASE = 40 \text{ °C}$                                                                                                | 1e <sup>-3</sup> | _         | _     | _     |
| LOS Output Voltage, Low                            | VLOSL       | RL = 10 kΩ                                                                                                                                                              | <b>–</b> 1       | -0.8      | 0.5   | V     |
| LOS Output Voltage, High                           | VLOSH       | $RL = 10 \text{ k}\Omega, V-IN = 0 \text{ V}$                                                                                                                           | VDD -<br>0.5     | VDD       | VDD   | V     |
| Loss of Signal Delay                               | τLOS        | Measured from last data transition, tcase = 40 °C                                                                                                                       | 10               | 30        | 100   | μs    |
| Jitter Generation                                  | JGEN        | _                                                                                                                                                                       | _                | 0.0025    | 0.005 | UI    |
| Jitter Transfer Bandwidth                          | JBW         | User adjustable with Rx as suggested by Figure 8, tcase = 25 °C                                                                                                         | _                | fB        | _     | MHz   |
| Output Reference Voltage                           | VREF        | Load to ground $\geq$ 20 k $\Omega$                                                                                                                                     | -3.4             | -3.15     | -2.9  | V     |
| Jitter Tolerance                                   | JTOL        | $f \mod \le f B \times 40 \text{ kHz}, \text{ tCASE} = 40 \text{ °C}$                                                                                                   | 1.5              | 5         | _     | UI    |
|                                                    |             | $\label{eq:bound_fb} \begin{split} \text{fB} \times \text{40 kHz} \leq & \text{fmod} \leq \text{fB} \times \text{400 kHz}, \\ \text{tCASE} &= \text{40 °C} \end{split}$ | 0.6 fB/<br>fmod  | 2 fB/fmod | _     | UI    |
|                                                    |             | fmod $\geq$ fB $\times$ 400 kHz, tCASE = 40 °C                                                                                                                          | 0.15             | 0.5       | _     | UI    |
| Acquisition/Recovery Time                          | τACQ        | Measured from first data transition*, tcase = 40 °C                                                                                                                     | _                | 600       | 800   | μs    |
| Supply Current                                     | Iss         | -5.7 V ≤ Vss ≤ -4.7 V                                                                                                                                                   |                  | 280       | 325   | mA    |

<sup>\*</sup> Parameter guaranteed by design or characterization and not production tested.

## **Test Circuit**



Notes:

Resistor Rx determines the PLL bandwidth and is required for normal operation. The recommended value is 140  $\Omega$  for optimal jitter transfer performance. Capacitor Cx is optional and can be used to increase the damping of the PLL in critical applications.

The outputs may be either ac coupled, as indicated, or dc terminated into  $50~\Omega$ . In the first case, good output return loss can be obtained. The latter configuration provides a 0 mV to -800~mV output swing for easy interface to dc-coupled circuits.

Figure 10. LG1600KXH Typical Test Circuit

## **Typical Performance Characteristics**



Figure 11. LG1600KXH Typical Eye Patterns

## **Typical Performance Characteristics** (continued)





12-3235(F)r.2

Figure 12. Data Clock Output Timing Diagram

# **Typical Performance Characteristics** (continued)





12-3236(F)r.3

Figure 13. Error Recovery Timing Diagram

# **Typical Performance Characteristics** (continued)



12-3237(F)r.4

**Figure 14. Error Recovery Test Circuit** 

## **Outline Diagram**

## 68-Pin Surface-Mount Package

Dimensions are in inches.







12-3350(F).a

# **Ordering Information**

| Device Code   | Package               | Temperature   | Comcode   |
|---------------|-----------------------|---------------|-----------|
| LG1600KXH0622 | Surface-Mount Package | 0 °C to 70 °C | 108418583 |
| LG1600KXH1244 | Surface-Mount Package | 0 °C to 70 °C | 108418591 |
| LG1600KXH1250 | Surface-Mount Package | 0 °C to 70 °C | 108418609 |
| LG1600KXH1298 | Surface-Mount Package | 0 °C to 70 °C | 108418625 |
| LG1600KXH2380 | Surface-Mount Package | 0 °C to 70 °C | 108418617 |
| LG1600KXH2488 | Surface-Mount Package | 0 °C to 70 °C | 108193087 |
| LG1600KXH2666 | Surface-Mount Package | 0 °C to 70 °C | 108418575 |
| TF1004A       | Test Fixture          | _             | 106497621 |

### **Appendix**

The test fixture mentioned in the data sheet is sold separately and is described in detail below.



5-7831(F)

Figure 15. TF1004A Test Fixture

#### **TF1004A Test Fixture Features**

- SMA connectors
- Easy package placement
- Good RF performance

#### **Test Fixture Functional Description**

The TF1004A test fixture is used to characterize 68-pin surface-mount packages for high-speed fiber-optic communications. The fixture consists of a metallized substrate (PTFE filled material) fastened to a brass base with RF connectors and mounting hardware for the package. The package leads make contact to the circuit traces on the fixture through use of a pressure ring and four finger nuts.

The TF1004A is preassembled and fully tested prior to shipment.

#### **Before Use of Test Fixture**

- Due to possible stress during shipment, SMA connectors may be misaligned.
- Check each SMA for continuity.
- If necessary, realign and retighten with a 5/64 in. hex key wrench.

#### **Appendix** (continued)

#### Instructions for Use of Test Fixture

A pair of flat-tip tweezers can be used to insert or remove a package from the test fixture. Always wear a grounding strap to prevent ESD.

- 1. To insert a package, remove the four finger nuts and gently lift the pressure ring off of the test fixture.
- 2. Place the pressure ring, cavity side up, on a flat ESD safe surface.
- 3. Connect the metal tube to any general-purpose vacuum source with flexible tubing. The vacuum source should be off.
- 4. Place the package, lid down, on a flat ESD safe surface. Locate pin 1 on the package.
- 5. Insert the package into the pressure ring (lid down) with pin 1 located next to the orientation mark and turn on the vacuum. The vacuum will retain the package in the pressure ring during the following steps.
- 6. Align the vertically conductive material on the circuit board.
- 7. Place the pressure ring down over the alignment pins and gently tighten the finger nuts.
- 8. Remove vacuum, if desired. The vacuum source tubing can be removed for convenience.



5-7832(F)r.1

Figure 16. TF1004A Connector Assignment

## **Notes**

For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro or for FPGA information, http://www.lucent.com/orca

E-MAIL: docmaster@micro.lucent.com

N. AMERICA: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103

1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106)

ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256

Tel. (65) 778 8833, FAX (65) 777 7495

CHINA: Microelectronics Group, Lucent Technologies (China) Co., Ltd., A-F2, 23/F, Zao Fong Universe Building, 1800 Zhong Shan Xi Road, Shanghai

200233 P. R. China Tel. (86) 21 6440 0468, ext. 316, FAX (86) 21 6440 0652

JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan

Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700

EUROPE: Data Requests: MICROELECTRONICS GROUP DATALINE: Tel. (44) 7000 582 368, FAX (44) 1189 328 148

Technical Inquiries: GERMANY: (49) 89 95086 0 (Munich), UNITED KINGDOM: (44) 1344 865 900 (Ascot), FRANCE: (33) 1 40 83 68 00 (Paris), SWEDEN: (46) 8 594 607 00 (Stockholm), FINLAND: (358) 9 4354 2800 (Helsinki),

ITALY: (39) 02 6608131 (Milan), SPAIN: (34) 1 807 1441 (Madrid)

Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.

Copyright © 1999 Lucent Technologies Inc. All Rights Reserved

Lucent Technologies
Bell Labs Innovations