# 4-Bit D-Type Register with Three-State Outputs The MC14076B 4–Bit Register consists of four D–type flip–flops operating synchronously from a common clock. OR gated output–disable inputs force the outputs into a high–impedance state for use in bus organized systems. OR gated data–disable inputs cause the Q outputs to be fed back to the D inputs of the flip–flops. Thus they are inhibited from changing state while the clocking process remains undisturbed. An asynchronous master root is provided to clear all four flip–flops simultaneously independent of the clock or disable inputs. - Three–State Outputs with Gated Control Lines - Fully Independent Clock Allows Unrestricted Operation for the Two Modes: Parallel Load and Do Nothing - Asynchronous Master Reset - Four Bus Buffer Registers - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load Over the Rated Temperature Range #### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) (Note 1.) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation,<br>per Package (Note 2.) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature<br>(8–Second Soldering) | 260 | °C | - Maximum Ratings are those values beyond which damage to the device may occur. - Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. #### ON Semiconductor http://onsemi.com #### MARKING DIAGRAMS PDIP-16 P SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B A = Assembly Location WL or L = Wafer Lot YY or Y = Year WW or W = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | | | |-------------|---------|------------------|--|--| | MC14076BCP | PDIP-16 | 2000/Box | | | | MC14076BD | SOIC-16 | 2400/Box | | | | MC14076BDR2 | SOIC-16 | 2500/Tape & Reel | | | 1 #### **PIN ASSIGNMENT** #### **BLOCK DIAGRAM** #### **FUNCTION TABLE** | | | Data D | isable | Data | Output | | |-------|-------|--------|--------|------|--------|--| | Reset | Clock | А В | | D | Q. | | | 1 | Х | Х | Х | Х | 0 | | | 0 | 0 | Х | Х | Х | Qn | | | 0 | | 1 | Х | Х | Qn | | | 0 | | Х | 1 | Х | Qn | | | 0 | | 0 | 0 | 0 | 0 | | | 0 | | 0 | 0 | 1 | 1 | | When either output disable A or B (or both) is (are) high the output is disabled to the high–impedance state; however sequential operation of the flip–flops is not affected. X = Don't Care. #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Тур <sup>(3.)</sup> | Max | Min | Max | Unit | | Output Voltage "0" Leve | I V <sub>OL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0 \text{ or } V_{DD}$ "1" Leve | I V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage "0" Level ( $V_O = 4.5 \text{ or } 0.5 \text{ Vdc}$ ) ( $V_O = 9.0 \text{ or } 1.0 \text{ Vdc}$ ) ( $V_O = 13.5 \text{ or } 1.5 \text{ Vdc}$ ) | I V <sub>IL</sub> | 5.0<br>10<br>15 | | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | _<br>_<br>_ | 1.5<br>3.0<br>4.0 | Vdc | | "1" Leve<br>$(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | I V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _<br>_<br>_ | 3.5<br>7.0<br>11 | _<br>_<br>_ | Vdc | | Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) Source (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_ | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | _<br>_<br>_<br>_ | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sin $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$ | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | l <sub>in</sub> | 15 | _ | ± 0.1 | _ | ±0.00001 | ± 0.1 | _ | ± 1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 5.0<br>10<br>20 | _<br>_<br>_ | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _<br>_<br>_ | 150<br>300<br>600 | μAdc | | Total Supply Current <sup>(4.)</sup> (5.) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_{T} = (1$ | .75 μΑ/kHz)<br>.50 μΑ/kHz)<br>.25 μΑ/kHz) | f + I <sub>DD</sub> | | | μAdc | | Three–State Leakage Current | I <sub>TL</sub> | 15 | | ± 0.1 | | ± 0.0001 | ± 0.1 | | ± 3.0 | μAdc | <sup>3.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. 4. The formulas given are for the typical characteristics only at 25°C. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. <sup>5.</sup> To calculate total supply current at loads other than 50 pF: ## SWITCHING CHARACTERISTICS (6.) ( $C_L$ = 50 pF, $T_A$ = 25°C) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Тур (7.) | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-------------------|------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clock to Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 215 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 92 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 65 ns | <sup>t</sup> PLH, <sup>t</sup> PHL | 5.0<br>10<br>15 | _<br>_<br>_ | 300<br>125<br>90 | 600<br>250<br>180 | ns | | Reset to Q $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 215 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 92 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 65 \text{ ns}$ | | 5.0<br>10<br>15 | _<br>_<br>_ | 300<br>125<br>90 | 600<br>250<br>180 | | | 3–State Propagation Delay, Output "1" or "0" to High Impedance | t <sub>PHZ</sub> , t <sub>PLZ</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 150<br>60<br>45 | 300<br>120<br>90 | ns | | 3-State Propagation Delay, High Impedance to "1" or "0" Level | t <sub>PZH</sub> , t <sub>PZL</sub> | 5.0<br>10<br>15 | | 200<br>80<br>60 | 400<br>160<br>120 | ns | | Clock Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 260<br>110<br>80 | 130<br>55<br>40 | _<br>_<br>_ | ns | | Reset Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 370<br>150<br>110 | 185<br>75<br>55 | _<br>_<br>_ | ns | | Data Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 30<br>10<br>4 | 15<br>5<br>2 | _<br>_<br>_ | ns | | Data Hold Time | t <sub>h</sub> | 5.0<br>10<br>15 | 130<br>60<br>50 | 65<br>30<br>25 | _<br>_<br>_ | ns | | Data Disable Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 220<br>80<br>50 | 110<br>40<br>25 | _<br>_<br>_ | ns | | Clock Pulse Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | _<br>_<br>_ | 15<br>5<br>4 | μs | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 3.6<br>9.0<br>12 | 1.8<br>4.5<br>6.0 | MHz | <sup>6.</sup> The formulas given are for the typical characteristics only at 25°C. 7. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. OUTPUT DISABLE A OR B ANY Q OUTPUT ANY Q OUTPUT OTHER INPUTS $V_{DD}$ FOR $t_{PLZ}$ AND $t_{PZL}$ AND $t_{PZL}$ AND $t_{PZL}$ OUTPUT OUTPUT ODISABLE A OR B CONNECTED **←** 20 ns 50% Figure 1. Timing Diagram Figure 2. Three–State Propagation Delay Waveshape and Circuit **—**20 ns 10% 90% 10% ANY Q OUTPUT DISCONNECTED → t<sub>PZL</sub> t<sub>PZH</sub> 90% <sup>-</sup> 50% -t<sub>PLZ</sub> -10% -t<sub>PHZ</sub> 90% OUTPUTS — OUTPUTS — $\rm V_{\rm DD}$ $V_{SS} \\$ $V_{\mathsf{OH}}$ $V_{OL}$ $\begin{cases} \approx 2.5 \text{ V } @ \text{ V}_{DD} = 5 \text{ V}, \\ 10 \text{ V, AND 15 V} \\ \approx 2 \text{ V } @ \text{ V}_{DD} = 5 \text{ V} \\ \approx 6 \text{ V } @ \text{ V}_{DD} = 10 \text{ V} \end{cases}$ $\approx 10 \text{ V} @ V_{DD} = 15 \text{ V}$ OUTPUTS CONNECTED ## EQUIVALENT FUNCTIONAL BLOCK DIAGRAM #### **PACKAGE DIMENSIONS** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.050 | BSC | 1.27 BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | M | 0° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | #### **PACKAGE DIMENSIONS** #### SOIC-16 **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER ANS Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INCHES | | | |-----|--------|------------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | 1.27 BSC ( | | BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (M-F 1:00pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com **English Phone**: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 **Phone**: 81–3–5740–2745 **Email**: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.