# Am2917A Quad Three-State Bus Transceiver with Interface Logic ### DISTINCTIVE CHARACTERISTICS - Quad high-speed LSI bus-transceiver - D-type driver register with tri-state bus driver output can sink 48mA at 0.5V max. - Internal 4-bit odd parity checker/generator - Receiver has output latch for pipeline operation - Three-state receiver outputs sink 12mA - 3.5V minimum output high voltage for direct interface to MOS microprocessors ### GENERAL DESCRIPTION The Am2917A is a high-performance, low-power Schottky bus transceiver intended for bipolar or MOS microprocessor system applications. The device consists of four D-type edge-triggered flip-flops. The flip-flop outputs are connected to four three-state bus drivers. Each bus driver is internally connected to the input of a receiver. The four receiver outputs drive four D-type latches, that feature three-state outputs. The device also contains a four-bit odd parity checker/generator. This LSI bus transceiver is fabricated using advanced low-power Schottky processing. All inputs (except the BUS inputs) are one LS unit load. The three-state bus output can sink up to 48mA at 0.5V maximum. The bus enable input (BE) is used to force the driver outputs to the high-impedance state. When BE is HIGH, the driver is disabled. The input register consists of four D-type flip-flops with a buffered common clock. The buffered common clock (DRCP) enters the Ai data into this driver register on the LOW-to-HIGH transition. Data from the A input is inverted at the BUS output. Likewise, data at the BUS input is inverted at the receiver output. Thus, data is non-inverted from driver input to receiver output. The four receivers each feature a built-in D-type latch that is controlled from the buffered receiver latch enable ( $\overline{\text{RLE}}$ ) input. When the $\overline{\text{RLE}}$ input is LOW, the latch is open and the receiver outputs will follow the bus inputs (BUS data inverted and $\overline{\text{OE}}$ LOW). When the $\overline{\text{RLE}}$ input is HIGH, the latch will close and retain the present data regardless of the bus input. The four latches have three-state outputs and are controlled by a buffered common three-state control ( $\overline{\text{OE}}$ ) input. When $\overline{\text{OE}}$ is HIGH, the receiver outputs are in the high-impedance state. The Am2917A features a built-in four-bit odd parity checker/generator. The bus enable input (BE) controls whether the parity output is in the generate or check mode. When the bus enable is LOW (driver enabled), odd parity is generated based on the A field data input to the driver register. When BE is HIGH, the parity output is determined by the four latch outputs of the receiver. Thus, if the driver is enabled, parity is generated and if the driver is in the high-impedance state, the BUS parity is checked. # BLOCK DIAGRAM FOR STOR, 05403A 5-146 Refer to Page 13-1 for Essential Information on Military Devices # CONNECTION DIAGRAM Top View D-20-1 Note: Pin 1 is marked for orientation ### METALLIZATION AND PAD LAYOUT ## ORDERING INFORMATION AMD products are available in several packages and operating ranges. The order number is formed by a combination of the following: Device number, speed option (if applicable), package type, operating range and screening option (if desired). | Valid Combinations | | | | | | | |--------------------|------------------------------------------------|--|--|--|--|--| | Am2917A | PC<br>DC, DCB, DM,<br>DMB<br>FM, FMB<br>XC, XM | | | | | | ### **Valid Combinations** Consult the AMD sales office in your area to determine if a device is currently available in the combination you wish. 05403A Refer to Page 13-1 for Essential Information on Military Devices ### PIN DESCRIPTION | Pin No. | Name | 1/0 | Description | |----------------|------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3, 7<br>13, 17 | A <sub>0</sub> , A <sub>1</sub> ,<br>A <sub>2</sub> , A <sub>3</sub> | 1 | The four driver register inputs. | | 19 | DRCP | ı | Driver Clock Pulse. Clock pulse for the driver register. | | 9 | BE | 1 | Bus Enable. When the Bus Enable is HIGH, the four drivers are in the high impedance state. | | 4, 6, 14, 16 | BUS <sub>0</sub> ,<br>BUS <sub>1</sub> ,<br>BUS <sub>2</sub> ,<br>BUS <sub>3</sub> | 1/0 | The four driver outputs and receiver inputs (data is inverted). | | 2, 8, 12, 18 | R <sub>0</sub> , R <sub>1</sub> ,<br>R <sub>2</sub> , R <sub>3</sub> | 0 | The four receiver outputs. Data from the bus is inverted while data from the A inputs is non-inverted. | | 1 | RLE | 1 | Receiver Latch Enable. When RLE is LOW, data on the BUS inputs is passed through the receiver latches. When RLE is HIGH, the receiver latches are closed and will retain the data independent of all other inputs. | | 10 | ODD | 0 | Odd parity output. Generates parity with the driver enabled, checks parity with the driver in the high-impedance state. | | 11 | ŌĒ | T i | Output Enable. When the OE input is HIGH, the four three-state receiver outputs are in the high-impedance state. | ### **FUNCTION TABLE** | INPUTS | | | | RNAL<br>EVICE | BUS | OUTPUT | | | | |--------|--------|----|--------|---------------|----------|--------|--------|--------|------------------------------------------------------| | Ai | DRCP | BE | RLE | ŌĒ | Di | Qi | BUS | Ri | FUNCTION | | х | х | н | Х | Х | Х | Х | z | X | Driver output disable | | X | x | Х | × | Н | × | Х | Х | Z | Receiver output disable | | × | X<br>X | H | L | L<br>L | X<br>X | L<br>H | L<br>H | H<br>L | Driver output disable and receive data via Bus input | | х | × | x | Н | х | Х | NC | × | х | Latch received data | | L<br>H | † | × | X<br>X | × | L<br>H | X | × | X<br>X | Load driver register | | X | L<br>H | × | X | × | NC<br>NC | X<br>X | X | X<br>X | No driver clock restrictions | | X | X<br>X | L | × | X<br>X | L<br>H | X<br>X | H | X<br>X | Drive Bus | H = HIGH Z = HIGH Impedance X = Don't care i = 0, 1, 2, 3 L = LOW NC = No change t = LOW to HIGH transition ### PARITY OUTPUT FUNCTION TABLE | BE | ODD PARITY OUTPUT | |----|-------------------------------------------------------------------------| | L | ODD = A <sub>0</sub> ⊕ A <sub>1</sub> ⊕ A <sub>2</sub> ⊕ A <sub>3</sub> | | Н | ODD = Q0 + Q1 + Q2 + Q3 | The Am2917A can be used as an I/O Bus Transceiver and Main Memory I/O Transceiver in high-speed Microprocessor Systems. 05403A Refer to Page 13-1 for Essential Information on Military Devices reliability. ### **ABSOLUTE MAXIMUM RATINGS** maximum ratings for extended periods may affect device ### **OPERATING RANGES** | Commercial (C) Devices Temperature Supply Voltage | | |----------------------------------------------------------------------------|------------------| | Military (M) Devices | | | Temperature | 55°C to +125°C | | Supply Voltage | + 4,5V to + 5.5V | | Operating ranges define those limits of ality of the device is guaranteed. | | ### DC CHARACTERISTICS over operating range unless otherwise specified | Parameters | Description | Test Conditions (Note 2) | | | Min | Typ<br>(Note 1) | Max | Units | | |-----------------|-------------------------------------|-------------------------------------------------|--------|-----------------------------|-----|-----------------|-------|--------|--| | | | Vcc = MIN | MIL: | OH = -1.0mA | 2.4 | 3.4 | | | | | VOH | Receiver | VIN = VIL or VIH | COM. | L: I <sub>OH</sub> = -2.6mA | 2.4 | 3.4 | | Volts | | | | Output HiGH Voltage | V <sub>CC</sub> = 5.0V, l <sub>OH</sub> = - | 100μΑ | | 3.5 | | | 1 | | | | Parity | V <sub>CC</sub> = MIN, I <sub>OH</sub> = -660μA | | MIL | 2.5 | 3.4 | | | | | Voн | Output HIGH Voltage | VIN = VIH or VIL | σοσμι | COM'L | 2.7 | 3.4 | | Volts | | | | | | | I <sub>OL</sub> = 4.0mA | | 0.27 | 0.4 | | | | VOL | Output LOW Voltage | V <sub>CC</sub> = MIN | | I <sub>OL</sub> = 8.0mA | | 0.32 | 0.45 | Volts | | | VOL | (Except Bus) | VIN = VIL or VIH | | I <sub>OL</sub> = 12mA | | 0.37 | 0.5 | | | | ViH | Input HIGH Level<br>(Except Bus) | Guaranteed input logical HIGH for all inputs | | | 2.0 | | | Volte | | | | Input LOW Level | Guaranteed input logical LOW | | MIL | | | 0.7 | Volts | | | V <sub>IL</sub> | (Except Bus) | | | COM'L | | | 0.8 | VOITS | | | v <sub>i</sub> | Input Clamp Voltage<br>(Except Bus) | VCC = MIN, I <sub>IN</sub> = -18mA | | | | | -1.2 | Volt | | | | Input LOW Current | VCC = MAX, VIN = 0.4V | | BE, ALE | | | -0.72 | mA. | | | l <sub>IL</sub> | (Except Bus) | ACC = MVY' AIN = C | 7.4V | All other inputs | | | -0.36 | mA | | | hн | Input HIGH Current<br>(Except Bus) | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2 | 2.7V | | | | 20 | μΑ | | | l <sub>l</sub> | Input HIGH Current<br>(Except Bus) | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7 | '.0V | | | | 100 | μА | | | | Output Short Circuit Current | | | IVER | -30 | | - 130 | | | | Isc | (Except Bus) | V <sub>CC</sub> = MAX | PARITY | | -20 | | - 100 | mA | | | loc | Power Supply Current | V <sub>CC</sub> = MAX | | | | 63 | 95 | mA | | | | Off-State Output Current | Von - MAY | Vo= | 2.4V | | | 50 | μА | | | Ю | (Receiver Outputs) | V <sub>CC</sub> = MAX | | 0.4V | | 1 | -50 | , ,,,, | | # BUS INPUT/OUTPUT CHARACTERISTICS over operating temperature range | Parameters | Description | Test Cond | Min | Тур | Max | Units | | |-------------------------------|-------------------------------------|-----------------------------------------------|------------------------------|-----|------|-------|--------| | | | | I <sub>OL</sub> = 24mA | | | 0.4 | Mana | | V <sub>OL</sub> Bu | Bus Output LOW Voltage | V <sub>CC</sub> = MIN | I <sub>OL</sub> = 48mA | | | 0.5 | Volts | | V <sub>OH</sub> Bus Output HI | | | COM'L, IOH = -20mA | | | | 14-14- | | | Bus Output HIGH Voltage | V <sub>CC</sub> = MIN | MIL, I <sub>OH</sub> = -15mA | 2.4 | | | Volts | | | Bus Leakage Current | V <sub>CC</sub> = MAX<br>Bus enable = 2.4V | V <sub>O</sub> = 0.4V | | | -200 | | | | | | V <sub>O</sub> = 2.4V | | | 50 | μΑ | | | (High Impedance) | | V <sub>O</sub> = 4.5V | | | 100 | | | loff | Bus Leakage Current<br>(Power OFF) | V <sub>O</sub> = 4.5V<br>V <sub>CC</sub> = 0V | | _ | | 100 | μΑ | | V <sub>IH</sub> | Receiver input HIGH Threshold | Bus enable = 2.4V | | 2.0 | | | Volts | | - 41 | | | COM'L | | | 0.8 | | | VIL | VIL Receiver Input LOW Threshold | Bus enable = 2.4V | MIL | , | | 0.7 | Volts | | Isc | Bus Output Short Circuit<br>Current | V <sub>CC</sub> = MAX<br>V <sub>O</sub> = 0V | | -50 | -120 | -225 | mA | ### INPUT/OUTPUT CURRENT INTERFACE CONDITIONS Note: Actual current flow direction shown. # SWITCHING CHARACTERISTICS over operating range unless otherwise specified | Parameters | | | CC | MMERCI | AL | | 1 | | | |------------------|------------------------------------|--------------------------------------------------------------|------|-----------------|------|---------|-----------------|---------|-------------| | | Description | Test Conditions | | Am2917A | ١ . | Am2917A | | | | | | | | Min. | Typ<br>(Note 1) | Max. | Min. | Typ<br>(Note 1) | Max. | Units | | tpHL | Driver Clock (DRCP) to Bus | | | 21 | 32 | | 21 | 36 | ns | | t <sub>PLH</sub> | Driver Clock (DHCP) to Bus | C <sub>L</sub> (BUS) = 50 pF<br>R <sub>L</sub> (BUS) = 130 Ω | | 21 | 32 | | 21 | 36 | | | tzH, tzL | Bus Enable (BE) to Bus | R <sub>L</sub> (BUS) = 130 Ω | | 13 | 23 | | 13 | 26 | ns | | tHZ, tLZ | Bus Enable (BE) to Bus | | | 13 | 18 | | 13 | 21 | | | ts | A Cata Insute | | 12 | | l | 15 | | <u></u> | ns | | th | A Data Inputs | | 6.0 | | | 8.0 | | | | | tpw | Clock Pulse Width (HIGH) | | 17 | | | 20 | | | ns | | tplH | Bus to Receiver Output | | | 18 | 30 | | 18 | 33 | ns ns ns ns | | tPHL | (Latch Enabled) | | | 18 | 27 | | 18 | 30 | | | tpLH | Latab Facility to Benefitor Output | | | 21 | 30 | | 21 | 33 | | | tPHL | Latch Enable to Receiver Output | | | 21 | 27 | | 21 | 30 | | | ts | Bus to Latch Enable (RLE) | | 13 | | | 15 | L | | | | th | Bus to Latch Enable (HLE) | $C_L$ = 15 pF<br>$R_L$ = 2.0 k $\Omega$ | 4.0 | | | 6.0 | L | | | | tpLH | A Data to Odd Parity Out | | | 32 | 42 | | 32 | 46 | | | tPHL | (Driver Enabled) | | | 26 | 36 | | 26 | 40 | | | t <sub>PLH</sub> | Bus to Odd Party Out | | L | 21 | 32 | | 21 | 36 | | | tpHL | (Driver Inhibit) | | | 21 | 32 | | 21 | 36 | | | tpLH | Latch Enable (RLE) to Odd | | | 21 | 32 | | 21 | 36 | ns | | t <sub>PHL</sub> | Parity Output | | | 21 | 32 | | 21 | 36 | | | tzH, tzL | 0.1.10.111.0.111 | | | 14 | 23 | | 14 | 26 | l ns | | tuz, tuz | Output Control to Output | $C_L = 5 pF$ , $R_L = 2.0 k\Omega$ | | 14 | 23 | l | 14 | 26 | L ''". | Typical limits are at V<sub>CC</sub> = 5.0 V, 25°C ambient and maximum loading. 2. For conditions shown as MIN or MAX, use the appropriate value specified under Operating Ranges for the applicable device type. 3. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. $^{\star}$ C<sub>L</sub> = 15pF for tp<sub>LH</sub>, tp<sub>HL</sub>, t<sub>ZL</sub>, t<sub>ZH</sub> C<sub>L</sub> = 5pF for t<sub>HZ</sub>, t<sub>LZ</sub> ### SWITCHING WAVEFORMS Note: Bus to Receiver output delay is measured by clocking data into the driver register and measuring the BUS to R combinatorial delay.